Next Article in Journal
Performance Analysis of Hybrid PDM-SAC-OCDMA-Enabled FSO Transmission Using ZCC Codes
Next Article in Special Issue
Decoupled Control for Double-T Dc-Dc MMC Topology for MT-HVdc/MVdc Grids
Previous Article in Journal
Aspects Related to the Design and Manufacturing of an Original and Innovative Marker Support System for Use in Clinical Optometry
Previous Article in Special Issue
An Overview of Non-Isolated Hybrid Switched-Capacitor Step-Up DC–DC Converters
 
 
Font Type:
Arial Georgia Verdana
Font Size:
Aa Aa Aa
Line Spacing:
Column Width:
Background:
Article

Improved Operation of the Step-Up Converter with Large Voltage Gain and Low Voltage on Capacitors

by
Julio C. Hernandez-Ochoa
1,
Avelina Alejo-Reyes
1,*,
Julio C. Rosas-Caro
1,* and
Jesus E. Valdez-Resendiz
2
1
Facultad de Ingeniería, Universidad Panamericana, Alvaro del Portillo 49, Zapopan 45010, Mexico
2
Tecnologico de Monterrey, Av. Eugenio Garza Sada 2501, Monterrey 64849, Mexico
*
Authors to whom correspondence should be addressed.
Appl. Sci. 2023, 13(5), 2854; https://doi.org/10.3390/app13052854
Submission received: 8 February 2023 / Revised: 18 February 2023 / Accepted: 21 February 2023 / Published: 23 February 2023
(This article belongs to the Special Issue Research and Development on DC-DC Power Converters)

Abstract

:
This work proposes an improvement for a recently proposed converter. The discussed converter is the so-called low-voltage in capacitors (LVC). It offers a larger voltage gain compared to the standard step-up or boost converter while operating with a relatively low voltage in their capacitors (lower than the voltage at the output port). The improvement consists of a modification in the pulse width modulation (PWM) scheme. The new modulation scheme allows for a reduction in the voltage ripple at the output port, which means an improvement in the power quality. The LVC converter contains two transistors, but it was proposed to operate with a single switching signal. The new PWM scheme is based on two switching signals with the same duty cycle (same waveform and same average time in high) but 180° of phase shift among them. The PWM scheme significantly affects the voltage ripple at the converter’s output port. The voltage ripple reduction at the converter’s output port is achieved without increasing the transistor switching frequency and without modifying the circuit parameters (capacitance in capacitors or inductance in inductors). The article starts by introducing the converter. Then, it presents its mathematical model, including the calculation of the voltage ripple at its output port. The experimental results performed on the LCV in both the former and the proposed operation prove the reduction in the voltage ripple, and the comparison also includes the traditional boost converter.

1. Introduction

Power electronics is the field related to the electrical energy conversion through electronic converters; the power conversion can be from alternating current (ac) to direct current (dc), from dc to ac, from ac to ac, or dc–dc. An example of a dc-to-dc (or just dc–dc) converter can be voltage regulators in mobile electronics devices, i.e., a device may be powered by a batterie, but its voltage is not constant (it decreases while discharging with time), and a power converter or regulator is fed with this decreasing voltage and used to provide a constant output voltage to feed other electronic circuits, whilst it keeps the power in electronics circuits at an adequate level [1,2,3].
It may be worth mentioning that the power converter cannot increase the amount of energy. This is because they usually regulate the voltage in an interchange of current; for example, receiving 4 V with 0.5 A can change it to 1 V with 2 A, approximately keeping the power constant. In practice, there are power losses inside the power converter, and the input power is slightly higher than the output power [2,3,4].
Another example of power conversion is the conversion of energy from renewable sources into feed appliances or to grid-tie converters which can push the generated power into the utility grid.
Some renewable energy sources, such as photovoltaic (PV) panels and fuel cell (FC) stacks, generate a dc voltage whose amplitude may change due to external conditions, however, the generated voltage is usually lower, and alternative current (ac) is also usually required to feed the domestic appliances or push the power into the utility grid. Those renewable energy sources are important, but their output voltage (usually in the range of tens of volts) may be excessively low for feed inverters (dc–ac converters) to feed electric appliances. For example, a dc–dc converter may be used to step up the voltage from PV panes and FC stacks to feed the traditional H-bridge inverter, producing an ac voltage that can feed electric appliances.
This article focuses on the dc–dc power conversion, which means changing the amplitude of a dc voltage in an interchange of the current. There are well-known traditional converters, such as the standard boost converter depicted in Figure 1 [4]. It is made of one inductor, one capacitor, and two switches; one of the switches must be a transistor, and the other may be a transistor or a diode (depending on the power flow or synchronous rectification requirements). The boost converter can increase the voltage level from the input to output. The ratio of the voltage at the output port divided by the voltage at the input port is called voltage gain. Evidently, in the boost converter, the voltage gain is larger than the unity. However, as the voltage gain becomes larger or the duty cycle (or duty ratio) approaches one, the efficiency of the converter decreases [4,5]. As a result, practical converters using the boost topology usually increase the input voltage up to four to five times (or a duty ratio of 0.8) [5].
The power electronics industry is seeking to create high-gain converters for scenarios where the voltage gain is excessively high for a standard boost converter, such as generating electricity from renewable energy sources.
There are various ways to attain a high voltage gain, including using magnetic coupling in either transformer-based converters or coupled-inductor-based converters [6,7,8,9]. These are plausible solutions, but in applications where electrical isolation is not required, it may be preferable to avoid magnetic coupling elements since transformers and coupled inductors may be expensive, and it may not be easy to find the appropriate element (with the desired parameters) off-the-shelves. Furthermore, transformer-based topologies are relatively complex compared with transformer-less topologies. On the other hand, transformer-less converters are usually manufactured with what we call “components off-the-shelves”. This means that they are commercially available (most of the time, transformers must be designed and manufactured for a particular application).
Other methods for achieving high voltage gain in the literature include charge pump topologies, which are converters made by semiconductors and capacitors (without inductors) which can attain a large voltage gain with a lightweight [10,11]. There are also hybrid topologies of multiplier converters. In other words, dc–dc converters made by the combination of a traditional converter and charge pumps, also called voltage multiplier converters [12,13,14,15], are a kind of circuit that might use a traditional converter with a diode capacitor voltage multiplier to increase their voltage gain. Another solution is the use of quadratic converters [14,15,16,17], converters whose voltage gain is a quadratic function of their duty cycle (the terms duty ratio or duty cycle and voltage gain will be further explained).
These are the reason why the development of non-isolated large voltage-gain dc–dc converters is a very active research field. One of the recent contributions in the field of high-voltage gain converters was the proposition of the low-voltage in capacitors (LVC) converter. Initially introduced in [18], it is a converter whose main advantage over other high voltage-gain converters is that their capacitors sustain a low voltage compared to the output voltage. On the other hand, the traditional boost converter and other similar converters require at least one capacitor to sustain the output voltage, which is the largest voltage in a step-up converter. Moreover, the output capacitor usually stores a high amount of energy since the stored energy in a capacitor is proportional to the square of its voltage. Therefore, it would be desirable to develop boost converters in which capacitors block a voltage lower than the output voltage, which is the advantage of the LVC converter [18].
The LVC converter has two capacitors in series with the input power source to provide the output port, which reduces its voltage rating. The converter was introduced in [18] with the traditional single switching-function pulse width modulation (PWM) scheme.
The study in [18] presented the LVC converter as an advancement over another high-gain converter [19]. It also compared the LVC with two similar converters and found that it used less stored energy in capacitors while still meeting the output voltage ripple requirements. Reducing the stored energy in capacitors is desirable as the capacitor size is proportional to the energy they store [20,21,22].
This work explores a different operation of the LVC converter with a different PWM scheme, which consists of two switching signals (instead of one) shifted in phase 180°. The PWM scheme affects the voltage ripple at the converter’s output port. The results presented in this article demonstrate that the LVC converter operating with the proposed scheme has a reduced voltage ripple at its output port (compared with the previous operation), while using the same capacitance in capacitors and other parameters (inductance in inductors, switching frequency, etc.). This article briefly introduces the LVC converter first on the former operation. Then, the converter dynamic mathematical model is presented, including calculating the voltage ripple at the converter output port in the proposed and previous operations. Finally, the proposal is verified through experimental results.

2. The LVC Converter in Their Traditional Operation

This section describes the converter under study, also called the low-voltage capacitor (LVC) converter, which in this operation, we call the “traditional operation”, as introduced in [18]. The topology comprises two capacitors (C1, C2), two inductors (L1, L2), and four semiconductor devices. Semiconductor devices in switched mode power supplies are used as open or closed devices (not in their linear mode); in this case, they are two transistors (sa, sb) and two diodes (san, sbn). The converter schematic is depicted in Figure 2.
The converter has two capacitors that sustain a voltage smaller than the output voltage. This is their main advantage, as introduced in [18], in contrast to other converters in which at least one capacitor sustains the output voltage. The voltage output is the sum of the voltage from the capacitors and the input voltage, as seen in Figure 2.
v o u t = v i n + v C a + v C b
Figure 3 shows the same LVC converter with a different way of drawing the schematic. In this case, the draw is on the way of double dual topology. Therefore, the fact that the output voltage is equal to the combination of the capacitor’s voltage and the input voltage is more evident in this figure.
The traditional operation considers both transistors to have the same switching function, which means both transistors open and close at the same time; this leads to an operation with two equivalent circuits or switching states (in the continuous conduction mode (CCM)); those switching states are shown in Figure 4.

2.1. Mathematical Model in the Traditional Operation

The converter’s mathematical model in the traditional operation was introduced in [18]. It was obtained through the averaging technique with the circuits in Figure 3 and Figure 4 [4,18]. The averaging technique is a method used to simplify complex circuits by reducing them to their average behavior over a certain time period. This is achieved by considering the circuit’s average values for current and voltage instead of their individual variations and then representing it with a simplified equivalent circuit. The dynamical model presented in [18] is (2)–(5).
L a d i L a d t = d v i n 1 d v C a
L b d i L b d t = d v i n 1 d v C b
C a d v C a d t = 1 d i L a i o u t
C b d v C b d t = 1 d i L b i o u t
where the output current iout can be calculated in terms of the output voltage (1) and the load resistance R as (6).
i o u t = v o u t R
The model which was previously introduced in [18] is a fourth-order nonlinear model. From the dynamic model, the equilibrium operation or steady state can be obtained. In order to do so, we must consider the small ripple approximation [4].
By taking into account that the state variables in Equations (2)–(5) are at equilibrium, where their derivatives (with respect to the time) are equal to zero, we can determine the voltage across the capacitors and the current through the inductors in a steady state, resulting in (7)–(10)
V C a = D 1 D V i n
V C b = D 1 D V i n
I L b = 1 1 D V o u t R
I L a = 1 1 D V o u t R
The output voltage Vout, can be expressed from (1), (7), and (8), as (11).
V o u t = V i n 1 + D 1 D
The converter has a voltage gain larger than the traditional boost converter (for the same duty cycle), which is an advantage, as described in [18]. However, their main advantage can be corroborated by (7) and (8), as the voltage across the capacitors is lower than the output voltage (11), making it an additional advantage over other state-of-the-art converters.
The energy stored in the capacitors can be expressed using Equation (12).
E C = C V C 2 2
Since the capacitor’s stored energy is a function of its voltage squared, a relatively small reduction in the voltage results in a significant reduction in the stored energy, which is an advantage since the volume of the capacitor is proportional to its stored energy [14,15,16].
The selection of inductors and capacitors is performed with the traditional method based on the voltage ripple for capacitors and current ripple for inductors [4], as introduced in [18]; this can be summarized as (13)–(16).
L a = V i n 2 Δ i L a D T S
L b = V i n 2 Δ i L b D T S
C a = I o u t 2 Δ v C a 1 D T S
C b = I o u t 2 Δ v C b 1 D T S
Reference [18] also describes the selection of semiconductors and the real gain of the converter considering losses. The traditional method also considers both inductors as equal La = Lb and both capacitors as also equal Ca = Cb.

2.2. Voltage Ripple at the Output Port in the Traditional Operation

The voltage ripple at the output port is the main variable of the present work since the objective of the proposed operation is to maintain the converter operating as in the traditional mode with the advantage of reducing the output voltage ripple. The ideal output voltage is a constant (pure DC) signal, but in duty cycles different from 0.5, a small ripple is present due to the switching action. The ripple may be reduced by increasing the capacitance of capacitors or the switching frequency, but the aim of this work is to maintain the capacitance of capacitors as equal to the traditional operation (and also with the switching frequency of transistors) and reduce the output voltage ripple with capacitors of the same size.
The selection of capacitors (15) and (16) involves the capacitors’ voltage ripples Δvca and Δvcb. From Equations (15) and (16), the voltage ripple in the capacitors can be expressed using Equations (17) and (18).
Δ v C a = I o u t 2 C a 1 D T S
Δ v C b = I o u t 2 C b 1 D T S
The voltage ripple at the output port results in the simultaneous charging and discharging of the capacitors. If the capacitors are assumed to have equal capacitance, Ca = C, and Cb = C, then the voltage ripple at the output port can be calculated by adding (17) and (18), leading to Equation (19). Let us recall that this expression is valid for the former operation and considering capacitors of equal capacitance.
Δ v o u t = I o u t C 1 D T S
We will compare this expression against their value in the proposed operation.

3. The Proposed Operation of the LVC Converter

In the former operation, transistors switch synchronously; they close and open at the same time, which means that they have the same switching function and the same duty cycle. The duty cycle d (or D in steady state) is defined as the time in which a transistor remains closed multiplied by the switching frequency fS (or divided over the switching period TS). The switching period (inverse of the switching frequency) can be divided into two different times: the time a transistor remains closed (DTS), and the time a transistor remains open (1 − D)TS. The proposed operation does not intend to change the converter’s duty cycle but to have the same duty cycle of transistors with a different switching function.
The proposed change consists of using two switching signals (instead of one) based on the two-phase interleaved PWM, similar to that used in the interleaved buck or boost. Both switching signals with equal duty ratios are shifted in phase by 180°; the phase shift is produced with two carrier signals (triangular) which shifted 180°. We can call sa and sb to the two switching signals and satri and sbtri to the triangular carriers. This PWM scheme can be generated with two comparators, as shown in Figure 5. The triangular carrier signals have an amplitude of one. This produces the duty cycle that can be represented with a dc signal of the same magnitude as the intended duty ratio.
The former operation, based on a single switching signal, has two equivalent circuits (as can be seen in Figure 3). In the proposed operation, since transistors have a different switching function, all four combinations of two digital signals may be present, which means that the set {sa, sb} may take values of {0, 0}, {0, 1}, {1, 0}, or {1, 1}. Figure 6 shows the equivalent circuits of the converters according to this set of possible values for the switching functions.
The number of equivalent circuits increases from two to four. Nonetheless, during the operation, the number of equivalent circuits increases from two to three, and in the particular case in which D = 0.5, the converter only has two equivalent circuits. We can expect that the duty ratio may change due to disturbances on either the input voltage or the output current since the duty ratio is used to compensate for those perturbations.
We can classify the operation in three situations, namely the instance in which the duty cycle is larger than 0.5 (D > 0.5), the instance in which D < 0.5, and the particular instance in which the duty cycle is exactly 0.5. The waveforms related to the two switching signals’ PWM are shown in Figure 7. Those signals are generated with the logic of Figure 3.
Figure 7a shows the PWM generator in which the duty cycle is D = 0.4, and Figure 7d shows the corresponding waveforms of the operation in Figure 7a. The switching signal sa and the triangular carrier signal satri are black in color while that corresponding to sb is in dark gray. We can see that this example corresponds to the situation in which D < 0.5, and in this situation, sometimes sa = 1 while sb = 0, and other times we have the opposite situation, sa = 0 while sb = 1, and may also have both signals as low (sa = 1 while sb = 0), which resembles a dead-time in the firing signals. In this operating condition, the simultaneous switching of signals does not coincide at any time.
Figure 7b shows the PWM generator in which the duty cycle is D = 0.5, whilst the corresponding waveforms of this operation points are shown in Figure 7e. We can see that this example corresponds to the particular situation in which the duty cycle is exactly 0.5, and in this situation, sometimes sa = 1 while sb = 0, and other times we have the opposite situation, sa = 0 while sb = 1. In this operating condition, the simultaneous switching of signals does not coincide at any time.
Figure 7c shows the PWM generator in which the duty cycle is D = 0.6, whilst the corresponding waveforms of this operation point are shown in Figure 7f. This example corresponds to the situation in which D > 0.5, and in this situation, sometimes sa = 1 while sb = 0, and other times we have the opposite situation, sa = 0 while sb = 1, and may have both signals as high (sa = 1 while sb = 1), which resembles overlapping in the firing signals. We can also see that both firing signals (sa and sb) are not low at the same time (at any time).
Despite the combinations of firing signals, the interleaved PWM does not change the duty cycle, and as we can see from Figure 6, as the voltage in the inductors only depends on their transistor’s state. Similarly, the current through the capacitors only depends on their respective transistors’ states. This means that the previously derived mathematical model still represents the converter behavior, which is at least the dynamic and the steady state value of the state equations, but there is a difference, which is the output voltage ripple calculation.

Voltage Ripple at the Output Port with the Proposed Operation

The proposed operation has the advantage of having a lower voltage ripple at the output port of the converter compared to the traditional operation. In the traditional operation, both transistors switch on and off at the same time, causing both capacitors to charge or discharge at the same time, resulting in the voltage ripples adding up. However, the proposed operation has states in which one capacitor is being charged by its respective inductor while the other is being discharged by the output current, leading to a slower change in output voltage. This happens when one transistor is closed while the other one is open (see Figure 6).
The voltage ripple at the output port can be calculated in different equivalent circuits; let us calculate it during the time when one capacitor is being charged, and the other is being discharged, which occurs for a certain amount of time depending on the duty cycle. The voltage ripple at the output port can be expressed as (20), taking into account that both capacitors are equal and both inductors have the same current (see (9) and (10)). In Equation (20), there is a component (negative) which makes the voltage decrease, while the other component (positive) makes the voltage increase, a difference which results in a kind of cancellation of the derivative of the output voltage.
Δ v o u t N = 1 D T S 2 I L 2 I o u t C i f D > 0.5 D T S 2 I L 2 I o u t C i f D < 0.5

4. Comparison with a Design Example and Experimental Results

Experimental results were obtained with: (i) the traditional boost converter; (ii) the LVC converter working in the former operation, and (iii) the LVC converter working in the proposed operation. The same operating condition was reproduced with the three converters for comparison purposes. The results (as will be shown) demonstrate that the proposed operation leads to a lower voltage ripple at the output port with the same components and operating conditions.
Let us first discuss the traditional boost converter’s parameters to have a better idea of the capacitor’s difference. We can imagine that we use two capacitors in a series of the same capacitance (the capacitances are C1 = 10 µF and C2 = 10 µF). The inductor is L = 250 µH, the switching frequency was chosen as fS = 20 kHz, and the duty cycle of the boost converter for the comparison is D = 0.8. The input voltage is Vin = 15 V. The load resistance is R = 200 Ω. The switches used were the TPH3212PS GaN-FET for all devices.
The duty cycle was chosen to have the same voltage gain that the LVC converter would have when D = 0.6. It is essential to mention that the split of the capacitors does not affect their stored energy and then the total volume. Figure 8 shows the schematic diagram of the boost converter, and Figure 9 shows some key waveforms of the operation.
The voltage at the switch sa is depicted in dark gold color at 20 V per division (see Figure 9); it seems like a square signal whose peak is at approximately 60 V (the same as the output voltage). The input voltage is 15 V, and the output voltage is 60 V. If we have only one capacitor, the output capacitor must also block the output voltage (60 V), in the case of the split capacitors, each of them blocks 30 V. The green triangular waveform is the inductor current at 1A per division. The pink signal is the output voltage at 20 V per division, and the blue signal is the zoom in the output voltage ripple, basically the output voltage with ac coupling and a zoom-in at 2 V per division.
The parameters of the LVC converter are inductors L1 and L1 are L1 = 250 µH, L2 = 250 µH, capacitors are C1 = 10 µF, and C2 = 10 µF, the switching frequency fS = 20 kHz, and the duty cycle D = 0.6. The input voltage is Vin = 15 V. The load resistance is R = 200 Ω. Figure 10 shows the schematic diagram of the LVC converter.
Figure 11 shows some key waveforms of the LVC converter in the traditional operation, while Figure 12 shows the same waveforms for the proposed operation.
The colors and resolution of the signals are equal to the boost converter. In dark gold color (see Figure 11 and Figure 12), the voltage at the switch sa is depicted at 20 V per division; this seems like a square signal with its peak at approximately 40 V. The input voltage is 15 V, and the output voltage is 60 V, the voltage blocked by transistors when they are open is also smaller than the output voltage, which is another advantage over other step-up topologies, in which transistors must be rated to block the output voltage. Devices always require a larger voltage to have a security margin, but this is usually a percentage of their real voltage; for example, if 100% of safety margin is chosen, transistors in this converter would be rated to 80 V (to block 40 V), but in a converter in which they block 60 V, we would need 120 V devices. The green triangular waveform is the inductor L1 current at 1A per division. It can be seen that their average current is at approximately 1A; this signal was also used as the trigger for the oscilloscope. The pink signal is the output voltage at 20 V per division, which is at approximately 60 V, and the blue signal is the zoom in the output voltage ripple, as the output voltage has ac coupling and a zoom-in at 2 V per division.
Compared to the boost converter, the voltage across the switches and capacitors is smaller. The LVC converter has the advantage of requiring less stored energy in capacitors. For example, instead of capacitors of 30 V, it requires capacitors of 22.5 V. Nonetheless, the output voltage ripple in the LVC converter and the boost converter is quite similar and it is a bit smaller in the LVC converter, but its main advantage is the output voltage reduction. However, it can be observed that the LVC converter with the proposed operation has a significantly smaller output voltage ripple than the LVC in the traditional operation, and is also smaller than the boost converter.
The ripple reduction factor can be established at approximately 50% since the output voltage ripple in the LVC with the proposed operation is at approximately 0.9 V, while the output voltage ripple of the boost converter and the LVC converter is at approximately 1.8 V.
The only disadvantage of the proposed operation is that it requires two comparators in the microcontroller, while the traditional operation requires only one. If the comparison is made by software, this will result in two times the operations compared to the traditional version.
Figure 13 shows a photograph of the experimental setup, which was made based on the bidirectional boos (half-bridge) evaluation board TDHBG1200DC100-KIT from the Transphorm brand, and modifications were performed to achieve the proposed topology with two half-bridge modules.

Numerical Comparison of Losses

Finally, the losses of the three converters were calculated for comparison purposes. Table 1 shows the parameters used for this purpose.
Table 2 shows the losses in the LVC with the proposed operation, and no significant losses were observed in the LVC converter with the former and the proposed operation, and then the comparison was made with the traditional boost vs. the LVC converter in the proposed operation.
From the comparison, we can see that although the proposed converter has more switches, they split the current among them, and the conduction losses are proportional to the square of the current. Furthermore, their reduced voltage helps reduce the power losses in each transistor. Something similar happened with the inductor. The current split among L1 and L2 helped reduce the losses compared to having a single inductor. However, the difference in power losses is relatively low; the main advantage of the LVC converter in the proposed operation is the significant reduction in the voltage ripple at the output port without increasing the stored energy in the capacitors or any other parameter.
Table 3 shows the losses in the boost converter in the described operating point.

5. Conclusions

This work proposes an improvement operation for a recently proposed converter. The low-voltage in capacitors (LVC) converter offers a high voltage gain while operating with low voltage in their capacitors (lower than at the output). The improvement consisted of a modification in the pulse width modulation (PWM) scheme that allows a reduction in the voltage ripple at the output port without modifying the circuit parameters. The LVC converter contains two transistors, and it was proposed that these were operated with a single switching function. The new PWM scheme consists of two switching signals with a phase shift among them of 180°, such as the interleaved converter. Compared to the previous operation, the converter presents a smaller voltage ripple at the output port (without changing the capacitors or the switching frequency). The converters’ mathematical model was presented, and the experimental results proved the advantage of the proposed operation in reducing the voltage ripple at the output port. As a future work, the authors may have developed two converters with different capacitors but the same output voltage ripple to evaluate the percentage of stored energy (or volume) that the converter requires in the proposed operation to achieve the same output voltage ripple as in the former operation.

Author Contributions

J.C.R.-C. and J.E.V.-R. contributed with the conceptualization of the article; A.A.-R. contributed with the optimization methodology; J.C.H.-O. contributed with the software and validation, A.A.-R. and J.E.V.-R. contributed with the formal analysis; and J.C.R.-C. wrote the draft and manuscript preparation. All authors have read and agreed to the published version of the manuscript.

Funding

The authors would like to thank Universidad Panamericana, for their support through the program “Fomento a la Investigación UP 2022”, and project “Estudio de algoritmos heurísticos y metaheurísticos en la optimización de problemas en la ingeniería” UP-CI-2022-GDL-02-ING.

Data Availability Statement

Not applicable.

Conflicts of Interest

The authors declare no conflict of interest.

References

  1. Rashid, M. Power Electronics Handbook; Elsevier: Amsterdam, The Netherlands, 2011. [Google Scholar]
  2. Rashid, M.H. Power Electronics Handbook: Devices, Circuits and Application, 2nd ed.; Elsevier Inc.: Amsterdam, The Netherlands, 2007. [Google Scholar]
  3. Mohan, N. Power Electronics: A First Course, 1st ed.; John Wiley & Sons, Inc.: Hoboken, NJ, USA, 2011. [Google Scholar]
  4. Erickson, R.W.; Maksimovic, D. Fundamentals of Power Electronics, 2nd ed.; Kluwer: New York, NY, USA, 2001. [Google Scholar]
  5. Lenk, R. Practical Design of Power Supplies; IEEE Press: Piscataway, NJ, USA; Wiley-Interscience Publishers: Hoboken, NJ, USA, 2005. [Google Scholar]
  6. Zheng, W.; Hu, C.; Zhao, B.; Su, X.; Wang, G.; Hou, X. Design for a Four-Stage DC/DC High-Voltage Converter with High Precision and a Small Ripple. Energies 2023, 16, 389. [Google Scholar] [CrossRef]
  7. Yoo, J.-S.; Baek, J.-O.; Ahn, T.-Y. A High-Efficiency QR Flyback DC–DC Converter with Reduced Switch Voltage Stress Realized by Applying a Self-Driven Active Snubber (SDAS). Energies 2023, 16, 1068. [Google Scholar] [CrossRef]
  8. Wu, J.; Zheng, W.; Jiang, Y.; Wang, Y. Design of WPT System Based on Interleaved Boost Converter. Appl. Sci. 2022, 12, 6994. [Google Scholar] [CrossRef]
  9. Li, M.; Li, Z.; Zhao, Y.; Wang, Z.; Zhang, C.; Feng, S.; Yu, D. A Virtual Direct Current Control Method of LCL-DAB DC-DC Converters for Fast Transient Response and No Backflow Power. Appl. Sci. 2023, 13, 2075. [Google Scholar] [CrossRef]
  10. Ballo, A.; Grasso, A.D.; Palumbo, G. A Review of Charge Pump Topologies for the Power Management of IoT Nodes. Electronics 2019, 8, 480. [Google Scholar] [CrossRef] [Green Version]
  11. Shams, I.; Mekhilef, S.; Tey, K.S. Advancement of voltage equalizer topologies for serially connected solar modules as partial shading mitigation technique: A comprehensive review. J. Clean. Prod. 2021, 285, 124824. [Google Scholar] [CrossRef]
  12. Rosas-Caro, J.C.; Ramirez, J.M.; Peng, F.Z.; Valderrabano, A. A DC-DC multilevel boost converter. In IET Power Electron; The Institution of Engineering and Technology (IET): London, UK, 2010; Volume 3, pp. 129–137. [Google Scholar]
  13. Rosas-Caro, J.C.; Mayo-Maldonado, J.C.; Valdez-Resendiz, J.E.; Alejo-Reyes, A.; Beltran-Carbajal, F.; López-Santos, O. An Overview of Non-Isolated Hybrid Switched-Capacitor Step-Up DC–DC Converters. Appl. Sci. 2022, 12, 8554. [Google Scholar] [CrossRef]
  14. Jana, A.S.; Lin, C.-H.; Kao, T.-H.; Chang, C.-H. A High Gain Modified Quadratic Boost DC-DC Converter with Voltage Stress Half of Output Voltage. Appl. Sci. 2022, 12, 4914. [Google Scholar] [CrossRef]
  15. Ahmad, J.; Zaid, M.; Sarwar, A.; Lin, C.-H.; Ahmad, S.; Sharaf, M.; Zaindin, M.; Firdausi, M. A Voltage Multiplier Circuit Based Quadratic Boost Converter for Energy Storage Application. Appl. Sci. 2020, 10, 8254. [Google Scholar] [CrossRef]
  16. Ahmad, J.; Lin, C.-H.; Zaid, M.; Sarwar, A.; Ahmad, S.; Sharaf, M.; Zaindin, M.; Firdausi, M. A New High Voltage Gain DC to DC Converter with Low Voltage Stress for Energy Storage System Application. Electronics 2020, 9, 2067. [Google Scholar] [CrossRef]
  17. Loranca-Coutiño, J.; Villarreal-Hernandez, C.A.; Mayo-Maldonado, J.C.; Valdez-Resendiz, J.E.; Lopez-Nuñez, A.R.; Ruiz-Martinez, O.F.; Rosas-Caro, J.C. High Gain Boost Converter with Reduced Voltage in Capacitors for Fuel-Cells Energy Generation Systems. Electronics 2020, 9, 1480. [Google Scholar] [CrossRef]
  18. Ramirez-Carrillo, M.; Ortega-Cisneros, S.; Rosas-Caro, J.C.; Rivera, J.; Valdez-Resendiz, J.E.; Mayo-Maldonado, J.C.; Valderrabano-Gonzalez, A. A Step-Up Converter with Large Voltage Gain and Low Voltage Rating on Capacitors. Energies 2022, 15, 7944. [Google Scholar] [CrossRef]
  19. Yang, L.S.; Liang, T.J.; Chen, J.F. Transformerless DC–DC Converters with High Step-Up Voltage Gain. IEEE Trans. Ind. Electron. 2009, 56, 3144–3152. [Google Scholar] [CrossRef]
  20. Husev, O.; Shults, T.; Vinnikov, D.; Roncero-Clemente, C.; Romero-Cadaval, E.; Chub, A. Comprehensive Comparative Analy-sis of Impedance-Source Networks for DC and AC Application. Electronics 2019, 8, 405. [Google Scholar] [CrossRef] [Green Version]
  21. Ponniran, A.B.; Orikawa, K.; Itoh, J. Minimum Flying Capacitor for N-Level Capacitor DC/DC Boost Converter. In IEEE Transactions on Industry Applications; The Institute of Electrical and Electronics Engineers (IEEE): Piscataway, NJ, USA, 2016; Volume 52, pp. 3255–3266. [Google Scholar]
  22. Lefevre, G.; Mollov, S.V. A Soft-Switched Asymmetric Flying-Capacitor Boost Converter With Synchronous Rectification. In IEEE Transactions on Power Electronics; The Institute of Electrical and Electronics Engineers (IEEE: Piscataway, NJ, USA, 2016; Volume 31, pp. 2200–2212. [Google Scholar]
Figure 1. The standard step-up or boost topology.
Figure 1. The standard step-up or boost topology.
Applsci 13 02854 g001
Figure 2. LVC converter topology schematic.
Figure 2. LVC converter topology schematic.
Applsci 13 02854 g002
Figure 3. LVC converter topology schematic drawn in a vertical manner.
Figure 3. LVC converter topology schematic drawn in a vertical manner.
Applsci 13 02854 g003
Figure 4. Equivalent circuits or switching states of the LVC converter in the traditional operation: (a) Transistors on; and (b) transistors off.
Figure 4. Equivalent circuits or switching states of the LVC converter in the traditional operation: (a) Transistors on; and (b) transistors off.
Applsci 13 02854 g004
Figure 5. Two switching signals’ PWM generator with two ideal comparators.
Figure 5. Two switching signals’ PWM generator with two ideal comparators.
Applsci 13 02854 g005
Figure 6. Switching states of the converter with two switching signals (a) {sa, sb} = {0, 0}; (b) {sa, sb} = {0, 1}; (c) {sa, sb} = {1, 0}; and (d) {sa, sb} = {1, 1}.
Figure 6. Switching states of the converter with two switching signals (a) {sa, sb} = {0, 0}; (b) {sa, sb} = {0, 1}; (c) {sa, sb} = {1, 0}; and (d) {sa, sb} = {1, 1}.
Applsci 13 02854 g006
Figure 7. PWM generator with different duty cycles: (a) D = 0.4; (b) D = 0.5; (c) D = 0.6, and important waveforms of the PWM generator with the aforementioned duty cycles (d) D = 0.4; (e) D = 0.5; and (f) D = 0.6.
Figure 7. PWM generator with different duty cycles: (a) D = 0.4; (b) D = 0.5; (c) D = 0.6, and important waveforms of the PWM generator with the aforementioned duty cycles (d) D = 0.4; (e) D = 0.5; and (f) D = 0.6.
Applsci 13 02854 g007
Figure 8. Schematic of the traditional boost converter.
Figure 8. Schematic of the traditional boost converter.
Applsci 13 02854 g008
Figure 9. Signals in the traditional boost from the bottom to the top, the switch voltage (gold), the inductor current (green), the output voltage (purple), and a zoom in the output voltage ripple (blue).
Figure 9. Signals in the traditional boost from the bottom to the top, the switch voltage (gold), the inductor current (green), the output voltage (purple), and a zoom in the output voltage ripple (blue).
Applsci 13 02854 g009
Figure 10. Schematic of the LVC converter used for the experimental results.
Figure 10. Schematic of the LVC converter used for the experimental results.
Applsci 13 02854 g010
Figure 11. Signals in the traditional operation, from the bottom to the top, the switch voltage (gold), the inductor current (green), the output voltage (purple), and a zoom in the output voltage ripple (blue).
Figure 11. Signals in the traditional operation, from the bottom to the top, the switch voltage (gold), the inductor current (green), the output voltage (purple), and a zoom in the output voltage ripple (blue).
Applsci 13 02854 g011
Figure 12. Signals in the proposed interleaved PWM operation, where the voltage ripple at the output port (blue signal) is evidently smaller, from the bottom to the top, the switch voltage (gold), the inductor current (green), the output voltage (purple), and a zoom in the output voltage ripple (blue).
Figure 12. Signals in the proposed interleaved PWM operation, where the voltage ripple at the output port (blue signal) is evidently smaller, from the bottom to the top, the switch voltage (gold), the inductor current (green), the output voltage (purple), and a zoom in the output voltage ripple (blue).
Applsci 13 02854 g012
Figure 13. Photograph of the experimental setup.
Figure 13. Photograph of the experimental setup.
Applsci 13 02854 g013
Table 1. Parameters for losses calculation.
Table 1. Parameters for losses calculation.
Parameter (Equal for All)Value
Inductance of inductorsL = L1 = L2 = 250 µH
Inductors equivalent series resistanceLesr = 50 mΩ
Capacitance of capacitorsC1 = C2 = 10 µF
Capacitors equivalent series resistanceCesr = 5 mΩ
Switches on-resistanceSon-res = 85 mΩ
Switches switching time (wors selected)Stime = 100 nS
Switching frequencyfS = 20 kHz
Table 2. Losses of the LVC converter in the proposed operation.
Table 2. Losses of the LVC converter in the proposed operation.
LossesValue
Inductor L190.3 mW
Inductor L290.3 mW
Capacitor C1 4 mW
Capacitor C24 mW
S1 switching losses53.8 mW
S1 conduction losses92.1 mW
S1n switching losses---
S1n conduction losses61.4 mW
S2 switching losses53.8 mW
S2 conduction losses92.1 mW
S2n switching losses---
S2n conduction losses61.4 mW
Table 3. Losses of the traditional boost converter.
Table 3. Losses of the traditional boost converter.
LossesValue
Inductor L221.1 mW
Capacitor C17.4 mW
Capacitor C27.4 mW
S1 switching losses231.5 mW
S1 conduction losses281.9 mW
S1n switching losses---
S1n conduction losses94.0 mW
Disclaimer/Publisher’s Note: The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.

Share and Cite

MDPI and ACS Style

Hernandez-Ochoa, J.C.; Alejo-Reyes, A.; Rosas-Caro, J.C.; Valdez-Resendiz, J.E. Improved Operation of the Step-Up Converter with Large Voltage Gain and Low Voltage on Capacitors. Appl. Sci. 2023, 13, 2854. https://doi.org/10.3390/app13052854

AMA Style

Hernandez-Ochoa JC, Alejo-Reyes A, Rosas-Caro JC, Valdez-Resendiz JE. Improved Operation of the Step-Up Converter with Large Voltage Gain and Low Voltage on Capacitors. Applied Sciences. 2023; 13(5):2854. https://doi.org/10.3390/app13052854

Chicago/Turabian Style

Hernandez-Ochoa, Julio C., Avelina Alejo-Reyes, Julio C. Rosas-Caro, and Jesus E. Valdez-Resendiz. 2023. "Improved Operation of the Step-Up Converter with Large Voltage Gain and Low Voltage on Capacitors" Applied Sciences 13, no. 5: 2854. https://doi.org/10.3390/app13052854

Note that from the first issue of 2016, this journal uses article numbers instead of page numbers. See further details here.

Article Metrics

Back to TopTop