Next Article in Journal
Hybrid Inverter-Based Fully Differential Operational Transconductance Amplifiers
Previous Article in Journal
FPGA Prototyping of Web Service Using REST and SOAP Packages
 
 
Font Type:
Arial Georgia Verdana
Font Size:
Aa Aa Aa
Line Spacing:
Column Width:
Background:
Article

A CMOS Voltage Reference with Output Voltage Doubling Using Modified 2T Topology

School of Electrical and Electronic Engineering, Nanyang Technological University, Singapore 639798, Singapore
*
Author to whom correspondence should be addressed.
Chips 2022, 1(3), 218-232; https://doi.org/10.3390/chips1030015
Submission received: 28 October 2022 / Revised: 27 November 2022 / Accepted: 6 December 2022 / Published: 15 December 2022

Abstract

:
This paper presents an ultra-low power CMOS voltage reference which operates in the subthreshold region. Modified from the conventional 2T circuit, the proposed circuit is capable of generating higher output voltage by using the resistor subdivision. The design comprises a negative-threshold native NMOS transistor as the current generator, a high-threshold PMOS transistor as the active load and an active voltage doubling network to generate the reference voltage. Implemented in TSMC 40 nm CMOS technology, the proposed circuit operates at a minimum supply of 0.65 V and consumes 5.5 nA. Under one sample simulation, the obtained T.C. is 16.64 ppm/°C and the nominal V r e f is 489.6 mV (75.3% of   V d d m i n ) for the temperature range from −20 °C to 80 °C. For Monte-Carlo simulation of 200 samples at room temperature, the average output voltage is 488 mV and the average T.C. is 29.6 ppm/°C whilst with the standard deviation of 13.26 ppm/°C. Finally, at room temperature, the proposed voltage reference has achieved a process sensitivity (σ/μ) of 3.9%, a line sensitivity of 0.51%/V and a power supply rejection of −45.5 dB and −76.3 dB at 100 kHz and 100 MHz. Compared to the representative prior-art works realized in the same technology and a similar supply current, the proposed circuit has offered the best 1-sampe T.C., the best average T.C. in multiple samples, the highest output voltage, the maximum output voltage per minimum supply voltage and the lowest process sensitivity in the output, V r e f .

1. Introduction

With the rapid development of the Internet of Things (IoT), the Ultra-low power IoT design attracts many research attentions. Many biomedical devices, such as the Wireless Neural Recorder [1], Smart Contact Lens [2] and MEMS Heart Rate Sensor [3] have been designed to consume a few nanowatts of power, which aims to provide a long operation time whilst utilizing limited power sources. The voltage reference is one of the key circuit building blocks in these devices. As a result, there is a growing trend to employ ultra-low power voltage references to support the design of devices.
Conventional bandgap voltage references (BGR) implemented by the bipolar junction transistors (BJT) [4] have been widely explored. This BGR combines the complementary-to-absolute temperature (CTAT) voltage and the proportional-to-absolute temperature (PTAT) voltage to achieve a zero temperature coefficient (zero-T.C.) reference voltage. CTAT voltage ( V b e ) is generated by the voltage across the pn junction of BJT and PTAT voltage is derived through the difference of two emitter-base voltages (Δ V b e ). The BJT voltage references have the key advantages of good precision and low temperature coefficient (T.C.). However, the voltage-mode reference voltage cannot be operated lower than 1.25 V due to the usual constraint of 0.7 V on V b e value. As such, the supply voltage V d d cannot be made lower than 1 V, thus limiting the ultra-low voltage capability. In order to tackle the problem, the sub-1V BGR was proposed by using current mode topology [5]. A similar approach [6] was reported to reduce the supply voltage through resistor scaling for obtaining lower V b e so that it permitted higher headroom for low-voltage operational amplifier implementation. In general, the use of BJT devices may be difficult to push for very low-power consumption. It is mainly because of the need for optimal bias currents for BJT devices for obtaining good thermal stability since β of BJT is a function of bias current. In another low-supply low-power topology [7], it adopted the supply-doubled circuit using the x2 charge pump and the switched-capacitor network to generate appropriate coefficients for both CTAT and PTAT voltages for better temperature compensation. The price paid for that was at the expense of increasing the circuit complexity. Regarding CMOS implementation, the popular low-power topologies [8,9,10,11,12] involved the principle of I-V conversion to generate a stable voltage reference output. This was pertaining to the application of a particular current source to the active load. The active load was realized in a group of saturation transistors [8,9], a single subthreshold transistor [9] or a group of sub-threshold transistors [11,12]. However, the saturation-based active load designs [8,9] operated beyond 1 V whilst the subthreshold-based active load designs suffered from higher T.C. [10], low output reference voltages [11] or higher supply voltage and power consumption [12]. Other common methods [13] for sub-1V voltage reference realization was to replace the BJT devices by the subthreshold MOS transistors in current mode topology. Unfortunately, the employment of an operational amplifier (op-amp) might increase the T.C. due to the mismatch in circuit components and the power consumption due to the circuit complexity through additional transistors and biasing network.
The trend towards ultra-low power and ultra-low supply is the recent design agenda, particularly in the area of Internet-of-Things (IoT) applications. This leads to another particular type of voltage references [14,15,16,17] where their topological simplicity meets the design objectives. This is usually achieved by realizing the current generator with either one single transistor or one cascode-based transistor for its IV conversion. The pioneer work [14] reported such a voltage reference topology to tackle the stated requirements. It was composed of two transistors, one of which served as the diode-connected active load, whereas another transistor served as the current generator. Due to the subthreshold operation, the circuit could achieve power consumption from the nanowatt down to the picowatt level. To provide another merit, several circuits [15,16] were also proposed to improve the line sensitivity. Since the value of the output voltage was determined by the difference between the threshold voltage of the two transistors, the output voltage was low (174 mV in [14]). To overcome this drawback, the work [14] introduced a stacked structure, whereas the work [17] proposed a scalable output structure by stacking the diode-connected PMOS load. A higher output voltage was attained but at the cost of degrading the T.C., due to the increase in circuit sensitivity through the additional transistors. The motivation of this work is to devise an improved voltage reference topology for use in advanced nano-meter CMOS technology.
The paper is organized as follows. Section 2 reviews the representative prior-art works which include 2T [14], 3T [15], and 4T [16] voltage references in conjunction with other similar topologies [14,17] that offer higher output voltages. Section 3 describes the proposed topology and the circuit analysis. Section 4 presents the simulation results and discussions. This is then followed by a conclusion in Section 5.

2. Review of 2T Voltage Reference and Its Variants

The foundation topology of the 2T ultra-low power voltage reference [14] in Figure 1 was reported to consume only 2.22 pW in an ultra-low supply of 0.5 V. The circuit was made up of two NMOS transistors operating in the sub-threshold region, with M 1 using either a zero V t h or negative V t h device, whereas M 2 uses a high   V t h based thick-oxide IO device. In order to obtain the reference voltage, M 2 functioned as an active load in a diode-connected form whereas M 1 served as an ultra-simple current source to inject the current to M 2 for IV conversion. The circuit can be explained intuitively in the following. Although the IV characteristic for the MOS device displays an exponential relationship under the sub-threshold region, the non-linear VI characteristic of M 1 is compensated by the active load in a reversed nonlinear IV characteristic. As a result, a constant output voltage can be generated from the circuit, regardless of the nonlinear relationship between I and V parameters. As a result of the excellent innovation, the utmost simplicity in voltage reference design can lead to significant performance metrics in terms of ultra-low power consumption, low energy and small area implementation, which are particularly useful for today’s IoT integrated circuits and systems.
Referring to Figure 1, assume that all transistors work in the subthreshold region with V d s > 4   V T , and the respective drain-source current for M 1 and M 2 is approximated by
          I D ( M 1 ) = μ n 1 C o x 1 W 1 L 1 m 1 1 V T 2 exp V r e f V t h 1 m 1 V T
I D ( M 2 ) = μ n 2 C o x 2 W 2 L 2 m 2 1 V T 2 exp   V r e f V t h 2 m 2 V T
where μ is mobility, C o x is oxide capacitance, m is subthreshold factor ( m = 1 + C d e p / C o x ) with C d e p denoted as depletion capacitance, V t h is threshold voltage, and V T is thermal voltage ( V T = k T q ). Since I d 1 equals to   I d 2 , the reference voltage [18] is obtained as
V r e f = m 1 V t h 2     m 2 V t h 1 m 1 + m 2 + m 1 m 2 m 1 + m 2 V T l n μ 1 C o x 1 W 1 L 2 μ 2 C o x 2 W 2 L 1
When m 1 and m 2 are approximated as 1 [14], (3) can be approximated as follows
V r e f m 1 m 2 m 1 + m 2 ( V t h 2     V t h 1 ) + V T l n μ 1 C o x 1 W 1 L 2 μ 2 C o x 2 W 2 L 1
where m 1 and m 2 represent the subthreshold slope factor of M 1 and M 2 , respectively. Since V t h   has a negative T.C., it can be written as
V t h T = V t h T 0   α T T 0
V t h T 0   is defined as the threshold voltage value at the reference temperature T 0 = 300 K, and α is the absolute temperature coefficient of V t h . Since V t h displays negative T.C. while V T displays positive T.C., by selecting the proper width and length ratio for M 1 and M 2 , the temperature coefficient can be cancelled. The optimal transistor size that can be found to achieve zero TC is described as
      W 1 L 1 W 2 L 2 = μ 2 C o x 2 m 2     1 μ 1 C o x 1 m 1     1 exp q k α 2 m 2     α 1 m 1
By substituting (6) in (3), the temperature-compensated V r e f is written as
  V r e f = 1 m 1 + m 2 m 1 V t h 2 T 0 m 2 V t h 1 T 0 + m 1 α 2 m 2 α 1 T 0
As particularly noted, from 49 dies, the best T.C. was 16.9 ppm/°C and the average T.C. was 62 ppm/°C, for the temperature range between −20 °C to 80 °C. Therefore, it is competitive for this type of voltage reference with respect to the conventional first-order compensated CMOS or BJT voltage references in the context of circuit simplicity and T.C. performance metric.
It can be found that the theoretical value of V r e f within zero-T.C. depends on the difference of V t h value (Δ V t h ) between M 1 and M 2 . Therefore, the maximum V r e f is limited by the types of devices which are being employed. However, the circuit is difficult to support when a higher output reference voltage is required in the circuit design. In addition, line sensitivity depends on the relative output resistance contributed by the respective device, M 1 and M 2 . The native MOS device M 1 usually has poor output resistance when compared with that of IO device M 2 . Long channel design should often be utilized to relax the issue.
A self-regulated 3T voltage reference [15], as depicted in Figure 2, was proposed to improve the line sensitivity when the design was targeted in 65 nm CMOS technology. It is mainly because the resistance of the device is lower in the advanced technology node.
The reported design involved the addition of a self-regulated transistor M N 1 on top of the current generator NMOS device M N 2   and the PMOS active load M P 1 . As such, the equivalent impedance between the output node and the minimum supply voltage was increased while the parasitic capacitor coupling effect between them was reduced. Hence, the line sensitivity of 3T topology was improved by 3.7× when compared with that of the 2T topology in [14]. Despite the 3T topology utilizing high threshold and long channel length devices to attain fW level power consumption, the T.C. was degraded to 252.2 ppm/°C. However, the low output voltage had the same design concern as the 2T voltage reference.
Differing from the 3T voltage reference [15], a self-cascode current source and a self-cascode active load were employed to constitute a 4T voltage reference [16] as shown in Figure 3. The obtained T.C. was 81.9 ppm/°C from −40 °C to 140 °C, with 256 Monte Carlo samples.
Although the fluctuation of supply voltage was reduced, the 4T voltage reference was not able to produce a higher output voltage. As can be seen, the higher output value is merely achieved by increasing Δ V t h between the current source and load transistors. Therefore, it is also often difficult to obtain high Δ V t h value.
Other approaches based on the 2T based topology were proposed to yield a higher value of V r e f . The first design [14], as shown in Figure 4, made use of stacking two 2T voltage references to double the output voltage. It started with the first 2T voltage reference at the bottom level, the output of which was then used to drive the second 2T voltage reference in a cascade arrangement. The resulting output from the stacked topology would give a ×2 output voltage. The penalty paid for that was the degradation of T.C. performance due to the increase of circuit sensitivity.
Alternatively, by employing the stacked PMOS transistors in the active load as depicted in Figure 5 [17], it was able to produce the scalable output voltage. Compared with the stacking 2T circuit [14], only one current source was used to pass the current through the series-connected PMOS diodes. As a result, it allowed both the chip area and the power consumption to be saved. Moreover, another key advantage of the topology was that the output voltage was governed by the number of added PMOS devices. There was a trade-off between the power consumption and T.C. due to the leakage current flowing through the parasitic diode formed by the n-well and p-substrate of PMOS devices. The higher the output voltage, the larger the tradeoff between circuit sensitivity and T.C. performance metric.

3. Modified 2T Voltage Reference with Output Voltage Doubling

The proposed voltage reference topology is depicted in Figure 6a. It is designed using 40 nm of CMOS process technology. The circuit comprises of a current source using a native NMOS transistor M 1 with negative V t h and a diode-connected active load using a PMOS transistor M 2 with high   V t h , in conjunction with two identical resistors, R 1 and R 2 , as a resistive divider network to perform the voltage doubling function at the output of voltage reference. The reason to employ two identical resistors is to obtain the best matching characteristic. In addition, a non-dominant small current is designed to pass through the resistors so as to minimize the variation induced by resistors [19]. This can be achieved by means of a high resistance value. Unfortunately, the drawback of high resistance value is that of large chip size. Thus, the passive resistors, R 1 and R 2 , will be replaced by the identical diode-connected PMOS transistors, M 3 and M 4 , respectively. This gives the actual circuit as shown in Figure 6b. As particularly noted, the implementation of M 3   and M 4 , is based on high- V t h PMOS transistors, taking advantage of lower mobility in p-type material. The resistive network permits the realization of a distributed RC filter by adding the capacitors, C 1   and C 2 , thus resulting in a sharp roll-off characteristic, which is particularly important for power supply rejection (PSR) at high frequencies.
For a NMOS transistor to operate in the subthreshold region, the drain-source current is expressed as
I D n = μ C o x W L m 1 V T 2 exp V g s V t h n m V T 1 exp V d s V T
When V d s > 4 V T , the term exp V d s V T can be ignored. Hence, the drain-source current can be simplified in the form
  I D n = μ n C o x W L m 1 V T 2 exp V g s V t h n m V T
Similarly, for a sub-threshold biased PMOS transistor, the source-drain current is expressed as
    I D p = μ p C o x W L m 1 V T 2 exp V s g | V t h p | m V T
Since R 1 and R 2 are identical resistors, V r e f   equals to 2 V s g of M 2 . Then, the corresponding current flowing through the transistor M 1 , M 2 is given by
I D n M 1 = μ n 1 C o x 1 W 1 L 1 m 1 1 V T 2 exp 1 2 V r e f V t h 1 m 1 V T
I D p M 2 = μ p 2 C o x 2 W 2 L 2 m 2 1 V T 2 exp 1 2 V r e f V t h 2 m 2 V T  
where m 1 and m 2 represent the subthreshold factor of M 1 and M 2 , respectively. W 1 L 1 and W 2 L 2 represent the effective aspect ratio of M 1 and M 2 , respectively. The current flowing through M 1 is the sum of the current passing through M 2 and the current passing through R 1 and R 2 , which is written as
I R = V r e f R 1 + R 2 = V r e f 2 R
where R represents the resistance value of R 1 and R 2 under identical design. The current relationship is obtained as
I D n M 1 = I D p M 2 + I R  
Using (11)–(14), the generated reference voltage is expressed as follows
    V r e f = 2 m 1 | V t h 2 | m 2 V t h 1 m 1 + m 2 + m 1 m 2 m 1 + m 2 V T ln I s 1 W 1 L 2 I s 2 W 2 L 1 + m 1 m 2 m 1 + m 2 V T l n   1 V r e f 2 R I D n M 1
where   I s = μ C o x m 1 V T 2 , which is the characteristic current for MOS transistor operating in subthreshold region. It can be observed that, when R is made as large as possible, the last term tends to be zero. Thus, when using large value resistors, (15) can be simplified as
      V r e f = 2 m 1 | V t h 2 | m 2 V t h 1 m 1 + m 2 + m 1 m 2 m 1 + m 2 V T ln I s 1 W 1 L 2 I s 2 W 2 L 1
As mentioned in Section 2, V T is a PTAT voltage, while Δ V t h is a CTAT voltage [20]. Thus, we have
V t h n T = V t h n T 0 α 1 T T 0
  V t h p T = | V t h p T 0 | α 2 T T 0
where α 1 and α 2 denote as V t h n T T   and V t h p T T , respectively. It is the corresponding absolute value of temperature coefficient of threshold voltage for NMOS and PMOS device.
Thus, the rate of change of reference voltage with temperature can be obtained as
  V r e f T = 2 m 2 α 1 m 1 α 2 m 1 + m 2 + m 1 m 2 m 1 + m 2 k q ln I s 1 W 1 L 2 I s 2 W 2 L 1
To achieve V r e f T = 0 , the optimal aspect ratio for M 1 and M 2 to realize temperature compensation is given as
W 1 L 1 W 2 L 2 = μ p 2 C o x 2 m 2 1 μ n 1 C o x 1 m 1 1 exp q k α 2 m 2 α 1 m 1
Substituting (20) in (16), the temperature-compensated V r e f is simplified in the form
    V r e f = 2 m 1 + m 2 m 1 V t h 2 T 0 m 2 V t h 1 T 0 + m 1 α 2 m 2 α 1 T 0
Compared with (7) in the foundation 2T voltage reference, there is a multiplier of 2 in (21) from the proposed voltage reference. As a result of the sub-division method and identical design for resistors, R 1 and R 2 , in Figure 6a, indicates that the output voltage is doubled. In addition, m 1 and m 2 nearly equal to 1, thus it also reveals that the output voltage with temperature compensation is determined by the difference of reference threshold voltage Δ V t h T 0 and the difference of temperature coefficient of V t h between M 1 and M 2 ( Δ α = α 2 α 1 ) . If Δ V t h T 0 and Δ α are made as large as possible, the highest output voltage value can be achieved. Here, PMOS with high V t h is used for M 2 because of its high absolute value of threshold voltage V t h 2 T 0 in the process technology. In addition, a PMOS transistor also presents a relatively high temperature coefficient of threshold voltage when compared with that of a NMOS transistor. This is because the terms determining α are φ m s (the metal-semiconductor work function potential difference) and φ (the associated band bending), which adds together in the PMOS transistor, instead of compensating each other for the NMOS transistor [21].
Moreover, higher output resistance of the current source benefits PSR. In the design, a large channel length is set for native M 1 ( L 1 = 22   μ m) whereas a relatively smaller channel length ( L 2 = 3   μ m) is utilized for high- V t h   M 2 . The choice of M 2 ’s channel length is to avoid the short-channel effect whilst providing good stability for transistor. For sustaining good PSR, the minimum approximated headroom of 200 mV is made for the V d s of top transistor M 1 .
Concerning the large value of resistors R 1 and R 2 to achieve better T.C., the passive resistors are replaced by the diode-connected high- V t h PMOS transistors, M 3 and M 4 . The dc resistance expressions for transistor M 3 and M 4 are obtained as follows:
  R M 3 = V d s M 3 I D p M 3 = V s d 3 I s 3 W 3 L 3 exp V s g 3 | V t h 3 | m 3 V T
      R M 4 = V d s M 4 I D p M 4 = V s d 4 I s 3 W 4 L 4 exp V s g 4 | V t h 4 | m 4 V T
From (22) and (23), the large resistance value is guaranteed by the small aspect ratio for each M 3 and M 4 in conjunction with the higher threshold voltages, V t h 3 and V t h 4 contributed by the high- V t h PMOS devices.
The capacitors C 1 and C 2 and the active resistors, realized by M 3 and M 4 , serve as a distributed low-pass filter that provides a sharper roll-off characteristic. This significantly filters the high-frequency fluctuation from V d d to the output through the devices. This improves the high-frequency PSR performance of the voltage reference. The sizes of devices in the design are listed in Table 1.

4. Results and Discussion

The proposed voltage reference is designed and implemented using TSMC 40 nm CMOS process technology. In order to compare different performance metrics of the 2T voltage reference [13] and its variants [14,15,16,17], the identical CMOS technology and similar level of current consumption is employed in each design. For filter capacitor used for PSR evaluation, identical capacitor size is adopted. In the comparative design, the supply current in each topology is set at about 5.5 nA, whereas the total capacitor size of each topology is 5 pF.
Refer to the modified topology in Figure 6b and other representative reported designs in Figure 7; all the component sizes and their responding values are listed in the corresponding Table 1 and Table 2.
Regarding the performance of modified 2T topology, the obtained T.C. from one sample simulation is 16.64 ppm/°C for the temperature range from −20 °C to 80 °C shown in Figure 8. This yields 0.815 mV variation at the nominal V r e f of 489.63 mV. Consider 200 samples of Monte-Carlo simulation results that comprises within-die (WID) variation and die-to-die (D2D) variation as depicted in Figure 9; the average T.C. of the proposed work is 29.6 ppm/°C and the standard deviation of T.C. is 13.26 ppm/°C. From the T.C. performance metric comparison, although the 2T and its stacked topologies offer lower standard derivation of T.C., with 8.19 ppm/°C and 9.1 ppm/°C, respectively, they display relatively higher values in average T.C., with 42.06 ppm/°C and 49.71 ppm/°C, respectively. For 3T and 4T circuits, the topologies suffer from an even higher average T.C., with corresponding 71.43 ppm/°C and 91.01 ppm/°C. The same goes for their standard derivation of T.C., with 41.79 ppm/°C and 53.45 ppm/°C, respectively. Finally, the scalable output topology offers 10.27 ppm/°C in the standard derivation of T.C. and 40.8 ppm/°C in the average T.C.
Through the comparison with those of prior-art topologies, it is suggested that proposed topology displays the best value for one-sample T.C. and the average T.C. under Monte-Carlo simulation with multiple samples. The standard derivation of T.C. is considered moderate and acceptable.
In order to evaluate the variation of V r e f among different topologies, the Monte-Carlo simulations are conducted for 200 samples, which take into account the WID variation and the D2D variation at a temperature of 27 °C, −20 °C and 80 °C in Figure 10, Figure 11 and Figure 12, respectively. Refer to the simulation results at a nominal temperature of 27 °C in Figure 10; the average V r e f   of the proposed work is 488 mV. As can be observed, the obtained output voltage is higher than those of 2T, 3T and 4T, stacked 2T and scalable output circuits. The process sensitivity of the proposed work gives σ/μ = 3.9%. It is the lowest value with respect to those having 4.66%, 6.1%, 9.3%, 4.9% and 4.2% for 2T, 3T, 4T, stacked 2T and scalable output circuits, respectively. When operating at corner temperatures of 20 °C and 80 °C in Figure 11 and Figure 12, respectively, it can be observed that all the topologies have no significant change on the performance parameters. This has demonstrated that 2T based voltage references together with the variants are robust in nature. The stems from the topological simplicity in this category of voltage reference.
Figure 13 presents the PSR plot of the proposed work and its comparison with other topologies. As can be observed, the 3T and 4T circuits exhibit high lower frequency PSR values. This is due to the cascode arrangement for the top transistor. The rest of the other circuits, including the proposed work, offer medium values for low-frequency PSR. This is due to the finite device’s output resistance contributed by the 40 nm technology node. In this work, the obtained PSR is −45.5 dB at low frequency (100 kHz) and −76.3 dB at high frequency (100 MHz). The high frequency PSR is comparable with a majority of topologies. This is adequate for many analog circuit applications. Finally, all the simulation results pertaining to temperature of 27 °C, −20 °C and 80 °C are summarized and compared in Table 3, Table 4 and Table 5, respectively. The 2T circuit displays the lowest operation supply voltage among all the topologies, which is considered the key advantage. Regarding the proposed work, it has the disadvantage of a slight increase in minimum supply voltage, which is similar to the scalable output voltage topology. However, the proposed work offers the best 1-sample T.C., the best average T.C. under multiple samples, the highest output voltage as well as the maximum output voltage per minimum supply voltage. Additionally, it also gives low process sensitivity to V r e f because it keeps the property of simplicity similar to that of conventional 2T topology. Although the T.C. process sensitivity is in moderate value, it is still acceptable because low average T.C. is achieved in the proposed topology. The line sensitivity of the current work is reasonable. The slight degradation is due to the voltage headroom consumed by the PMOS diodes for the resistive divider. Nevertheless, the proposed work is a useful voltage reference block which offers balanced and comparable performance metrics.

5. Conclusions

An improved voltage reference topology which is modified on the basis of the conventional 2T circuit is proposed in this work. Under the design at identical 40 nm CMOS technology and similar level of supply current consumption, the comparative simulation results have shown that the proposed circuit exhibits the best 1-sample T.C. and 200-sample average T.C. and the lowest process sensitivity with respect to that of the representative topologies such as 2T, 3T, 4T, stacked-2T and scalable output topologies. Additionally, the generated reference output voltage is also higher than 2T, 3T, 4T, stacked-2T and scalable output circuits, yielding maximum output voltage per minimum supply voltage. Finally, the proposed circuit provides balanced and comparable performance metrics in terms of line sensitivity and PSR. The voltage reference is very useful for the ultra-low power IoT applications.

Author Contributions

Conceptualization: J.L., P.K.C.; Validation: J.L. and P.K.C.; Writing: J.L.; Review and Editing: P.K.C. All authors have read and agreed to the published version of the manuscript.

Funding

This research received no external funding.

Institutional Review Board Statement

Not applicable.

Informed Consent Statement

Not applicable.

Data Availability Statement

Not applicable.

Conflicts of Interest

The authors declare no conflict of interest.

References

  1. Lim, J.; Lee, J.; Moon, E.; Barrow, M.; Atzeni, G.; Letner, J.G.; Costello, J.T.; Nason, S.R.; Patel, P.R.; Sun, Y.; et al. A Light-Tolerant Wireless Neural Recording IC for Motor Prediction with Near-Infrared-Based Power and Data Telemetry. IEEE J. Solid-State Circuits 2022, 57, 1061–1074. [Google Scholar] [CrossRef] [PubMed]
  2. Jeon, C.; Sim, J.-Y. A 2.5-NW Radio Platform With an Internal Wake-Up Receiver for Smart Contact Lens Using a Single Loop Antenna. IEEE J. Solid-State Circuits 2021, 56, 2668–2679. [Google Scholar] [CrossRef]
  3. Neshatvar, N.; Schormans, M.; Jiang, D.; Schmitt, S.; Detemple, P.; Demosthenous, A. An Implantable Phase Locked Loop MEMS-Based Readout System for Heart Transplantation. IEEE Trans. Circuits Syst. II Express Briefs 2022, 10, 4168–4172. [Google Scholar] [CrossRef]
  4. Kuijk, K.E. A Precision Reference Voltage Source. IEEE J. Solid-State Circuits 1973, 8, 222–226. [Google Scholar] [CrossRef]
  5. Banba, H.; Shiga, H.; Umezawa, A.; Miyaba, T.; Tanzawa, T.; Atsumi, S.; Sakui, K. A CMOS Bandgap Reference Circuit with Sub-1-V Operation. IEEE J. Solid-State Circuits 1999, 34, 670–674. [Google Scholar] [CrossRef] [Green Version]
  6. Leung, K.N.; Mok, P.K.T. A Sub-1-V 15-Ppm//Spl Deg/C CMOS Bandgap Voltage Reference without Requiring Low Threshold Voltage Device. IEEE J. Solid-State Circuits 2002, 37, 526–530. [Google Scholar] [CrossRef]
  7. Shrivastava, A.; Craig, K.; Roberts, N.E.; Wentzloff, D.D.; Calhoun, B.H. 5.4 A 32nW Bandgap Reference Voltage Operational from 0.5V Supply for Ultra-Low Power Systems. In Proceedings of the 2015 IEEE International Solid-State Circuits Conference-(ISSCC) Digest of Technical Papers, San Francisco, CA, USA, 22–26 February 2015; pp. 1–3. [Google Scholar]
  8. De Vita, G.; Iannaccone, G. An Ultra-Low-Power, Temperature Compensated Voltage Reference Generator. In Proceedings of the Proceedings of the IEEE 2005 Custom Integrated Circuits Conference, San Jose, CA, USA, 21–21 September 2005; pp. 751–754. [Google Scholar]
  9. De Vita, G.; Iannaccone, G.; Andreani, P. A 300 NW, 12 Ppm//Spl Deg/C Voltage Reference in a Digital 0.35 /Spl Mu/m CMOS Process. In Proceedings of the 2006 Symposium on VLSI Circuits, Honolulu, HI, USA, 15–17 June 2006; pp. 81–82. [Google Scholar]
  10. Magnelli, L.; Crupi, F.; Corsonello, P.; Pace, C.; Iannaccone, G. A 2.6 NW, 0.45 V Temperature-Compensated Subthreshold CMOS Voltage Reference. IEEE J. Solid-State Circuits 2011, 46, 465–474. [Google Scholar] [CrossRef]
  11. Yan, W.; Li, W.; Liu, R. Nanopower CMOS Sub-Bandgap Reference with 11 Ppm/°C Temperature Coefficient. Electron. Lett. 2009, 45, 627–629. [Google Scholar] [CrossRef]
  12. Ma, K.; Cao, Y.; Zhao, X. A Compact 65nm CMOS Sub-1-V All-MOSFET Voltage Reference with Low Average Temperature Coefficient of 13.9 ppm/°C. In Proceedings of the 2018 IEEE 61st International Midwest Symposium on Circuits and Systems (MWSCAS), Windsor, ON, Canada, 5–8 August 2018; pp. 186–189. [Google Scholar]
  13. Shihabudheen, T.; Babu, V.S.; Baiju, M.R. A Low Power Sub 1V 3.5-Ppm/°C Voltage Reference Featuring Subthreshold MOSFETs. In Proceedings of the 2008 15th IEEE International Conference on Electronics, Circuits and Systems, St. Julian’s, Malta, 31 August–3 September 2008; pp. 442–445. [Google Scholar]
  14. Seok, M.; Kim, G.; Blaauw, D.; Sylvester, D. A Portable 2-Transistor Picowatt Temperature-Compensated Voltage Reference Operating at 0.5 V. IEEE J. Solid-State Circuits 2012, 47, 2534–2545. [Google Scholar] [CrossRef]
  15. Wang, H.; Mercier, P.P. A 420 FW Self-Regulated 3T Voltage Reference Generator Achieving 0.47%/V Line Regulation from 0.4-to-1.2 V. In Proceedings of the ESSCIRC 2017—43rd IEEE European Solid State Circuits Conference, Leuven, Belgium, 11–14 September 2017; pp. 15–18. [Google Scholar]
  16. Gan, P.; Wu, Y.; Cao, Y.; Zhao, X. A Highly-Reliable and Energy-Efficient Physical Unclonable Function Based on 4T All-MOSFET Subthreshold Voltage Reference. In Proceedings of the 2019 Asian Hardware Oriented Security and Trust Symposium (AsianHOST), Xi’an, China, 16–17 December 2019; pp. 1–6. [Google Scholar]
  17. Lee, I.; Sylvester, D.; Blaauw, D. A Subthreshold Voltage Reference with Scalable Output Voltage for Low-Power IoT Systems. IEEE J. Solid-State Circuits 2017, 52, 1443–1449. [Google Scholar] [CrossRef]
  18. Alea, M.D.; Alarcon, L.P.; Hizon, J.R. A modified class of Seok ultra-low power voltage references for wireless sensor nodes. In Proceedings of the TENCON 2015—2015 IEEE Region 10 Conference, Macao, China, 1–4 November 2015; pp. 1–4. [Google Scholar]
  19. Norton, P.; Brandt, J. Temperature Coefficient of Resistance for P- and n-Type Silicon: P. Norton and J. Brandt. Solid-St. Microelectron. Reliab. 1978, 18, 411. [Google Scholar]
  20. Filanovsky, I.M.; Allam, A. Mutual Compensation of Mobility and Threshold Voltage Temperature Effects with Applications in CMOS Circuits. IEEE Trans. Circuits Syst. Part I Fundam. Theory Appl. 2001, 48, 876–884. [Google Scholar] [CrossRef]
  21. Klaassen, F.M.; Hes, W. On the Temperature Coefficient of the MOSFET Threshold Voltage. Solid State Electron. 1986, 29, 787–789. [Google Scholar] [CrossRef]
Figure 1. Schematic of Conventional 2T Voltage Reference.
Figure 1. Schematic of Conventional 2T Voltage Reference.
Chips 01 00015 g001
Figure 2. Schematic of the 3T Self-regulation Voltage Reference.
Figure 2. Schematic of the 3T Self-regulation Voltage Reference.
Chips 01 00015 g002
Figure 3. Schematic of the 4T Voltage Reference.
Figure 3. Schematic of the 4T Voltage Reference.
Chips 01 00015 g003
Figure 4. Schematic of Stacked 2T Voltage References to Obtain Higher Output Voltage.
Figure 4. Schematic of Stacked 2T Voltage References to Obtain Higher Output Voltage.
Chips 01 00015 g004
Figure 5. Schematic of Voltage Reference with Scalable Output.
Figure 5. Schematic of Voltage Reference with Scalable Output.
Chips 01 00015 g005
Figure 6. (a) Schematic of Modified Voltage Reference with Resistive Divider for Output Voltage Doubling (b) Schematic of Modified Voltage Reference with Diode-connected PMOS Active Divider for Output Voltage Doubling.
Figure 6. (a) Schematic of Modified Voltage Reference with Resistive Divider for Output Voltage Doubling (b) Schematic of Modified Voltage Reference with Diode-connected PMOS Active Divider for Output Voltage Doubling.
Chips 01 00015 g006
Figure 7. Schematic of Voltage References in 40 nm Process Technology (a) 2T Design (b) 3T Design (c) 4T Design (d) Stacked 2T Design (e) Scalable Output Design.
Figure 7. Schematic of Voltage References in 40 nm Process Technology (a) 2T Design (b) 3T Design (c) 4T Design (d) Stacked 2T Design (e) Scalable Output Design.
Chips 01 00015 g007aChips 01 00015 g007b
Figure 8. V r e f against Temperature for 1 Sample.
Figure 8. V r e f against Temperature for 1 Sample.
Chips 01 00015 g008
Figure 9. Monte-Carlo Simulation of T.C. of V r e f (a) Modified 2T with Output Voltage Doubling Topology (b) 2T Topology (c) 3T Topology (d) 4T Topology (e) Stacked 2T Topology (f) Scalable Output Topology.
Figure 9. Monte-Carlo Simulation of T.C. of V r e f (a) Modified 2T with Output Voltage Doubling Topology (b) 2T Topology (c) 3T Topology (d) 4T Topology (e) Stacked 2T Topology (f) Scalable Output Topology.
Chips 01 00015 g009
Figure 10. Monte-Carlo Simulation of V r e f @27 °C (a) Modified 2T with Output Voltage Doubling Topology (b) 2T Topology (c) 3T Topology (d) 4T Topology (e) Stacked 2T Topology (f) Scalable Output Topology.
Figure 10. Monte-Carlo Simulation of V r e f @27 °C (a) Modified 2T with Output Voltage Doubling Topology (b) 2T Topology (c) 3T Topology (d) 4T Topology (e) Stacked 2T Topology (f) Scalable Output Topology.
Chips 01 00015 g010
Figure 11. Monte-Carlo Simulation of V r e f @−20 °C (a) Modified 2T with Output Voltage Doubling Topology (b) 2T Topology (c) 3T Topology (d) 4T Topology (e) Stacked 2T Topology (f) Scalable Output Topology.
Figure 11. Monte-Carlo Simulation of V r e f @−20 °C (a) Modified 2T with Output Voltage Doubling Topology (b) 2T Topology (c) 3T Topology (d) 4T Topology (e) Stacked 2T Topology (f) Scalable Output Topology.
Chips 01 00015 g011
Figure 12. Monte-Carlo Simulation of V r e f @80 °C (a) Modified 2T with Output Voltage Doubling Topology (b) 2T Topology (c) 3T Topology (d) 4T Topology (e) Stacked 2T Topology (f) Scalable Output Topology.
Figure 12. Monte-Carlo Simulation of V r e f @80 °C (a) Modified 2T with Output Voltage Doubling Topology (b) 2T Topology (c) 3T Topology (d) 4T Topology (e) Stacked 2T Topology (f) Scalable Output Topology.
Chips 01 00015 g012
Figure 13. PSR of the Proposed Voltage Reference and its Comparison with Other Designs.
Figure 13. PSR of the Proposed Voltage Reference and its Comparison with Other Designs.
Chips 01 00015 g013
Table 1. Sizes of Devices in the Proposed Design.
Table 1. Sizes of Devices in the Proposed Design.
DeviceType of DeviceSize
M 1 Nch-na 2.5 V17.3/22 (μm/μm)
M 2 Pch-hvt 1.1 V9.9/3 (μm/μm)
M 3 , 4 Pch-hvt 1.1 V200/22 (nm/μm)
C 1 , 2 MOM2.5 pF
Table 2. Sizes of devices at different voltage reference designs in Figure 7.
Table 2. Sizes of devices at different voltage reference designs in Figure 7.
DeviceType of DeviceSize (W/L)DeviceType of DeviceSize (W/L)
M 5 Nch-na 2.5 V4.9/22 (μm/μm) M 14 Nch-na 2.5 V2.05/22 (μm/μm)
M 6 Nch-hvt 1.1 V3.8/3 (μm/μm) M 15 Nch-hvt 1.1 V3.4/3 (μm/μm)
M 7 Nch-na 2.5 V1.95/22 (μm/μm) M 16 Nch-na 2.5 V2.05/22 (μm/μm)
M 8 Nch-na 1.1 V1.95/22 (μm/μm) M 17 Nch-hvt 1.1 V3.4/3 (μm/μm)
M 9 Pch-hvt 1.1 V5.5/2 (μm/μm) M 18 Nch-na 2.5 V17/22 (μm/μm)
  M 10 Nch-na 2.5 V18/5 (μm/μm) M 19 Pch-hvt 1.1 V12/3 (μm/μm)
  M 11 Nch-na 1.1 V1.66/22 (μm/μm) M 20 Pch-hvt 1.1 V12/3 (μm/μm)
  M 12 Nch-lvt 1.1 V45/10 (μm/μm) C 3 ,     C 4 , C 5 MOM5 pF
  M 13 Nch-hvt 1.1 V17/5 (μm/μm) C 6 ,     C 7 , C 8 ,  C 9 MOM2.5 pF
Table 3. Performance Comparison of the Simulation Results at 27 °C.
Table 3. Performance Comparison of the Simulation Results at 27 °C.
@27 °C2T3T4TStacked 2T
Topology
Scalable Output
Topology
Modified 2T with Double Output
Topology
Minimum   V d d (V)0.40.60.60.60.650.65
T.C.1 @1 sample (ppm/°C)32.2226.9740.1738.5430.2816.64
Mean T.C. @200samples (ppm/°C)42.0571.4391.0149.7140.829.6
SD T.C. @200samples (ppm/°C)8.1941.7953.459.110.2713.26
Average   V r e f   @200samples (mV)216.3264.4181.1419.7487.1488
Maximum   V r e f   @200samples (mV)238306.4215.2466534.7539.3
Process   Variation   of   V r e f (%)4.7%6.1%9.3%4.9%4.2%3.9%
LS 2 (%/V)0.46%/V
(0.4–1 V)
0.03%/V
(0.6–1.2 V)
0.12%/V
(0.6–1.2 V)
0.43%/V
(0.6–1.2 V)
0.51%/V
(0.65–1.25 V)
0.51%/V
(0.65–1.25 V)
PSR (dB) @ 100 kHz
@ 100 MHz
−53.4~
−97.5
−73.2~
−78.8
−67.5~
−62.3
−49.3~
−95.1
−45.6~
−76.7
−45.5~
−76.3
Power Consumption (nW)2.2283.273.323.313.5753.614
Output Voltage/ V d d m i n @1 sample (%)54%44.1%30.2%70%75%75.3%
1T.C. = [∆ V r e f /(∆T × V r e f _ n o r m a l )] × 106 ppm/°C. 2 LS = ∆ V r e f / ( V r e f _ average × ∆ V d d ) %/V.
Table 4. Performance Comparison of the Simulation Results at −20 °C.
Table 4. Performance Comparison of the Simulation Results at −20 °C.
@−20 °C2T3T4TStacked 2T
Topology
Scalable Output
Topology
Modified 2T with Double Output
Topology
Minimum   V d d (V)0.40.60.60.60.650.65
T.C. @1 sample (ppm/°C)32.2226.9740.1738.5430.2816.64
Mean T.C. @200samples (ppm/°C)42.0571.4391.0149.7140.829.6
SD T.C. @200samples (ppm/°C)8.1941.7953.459.110.2713.26
Average   V r e f   @200samples (mV)215.7263.6180.5418.2485.8487.3
Maximum   V r e f   @200samples (mV)237.2307216.5464.5533.2537.2
Process   Variation   of   V r e f (%)4.7%6.4%9.8%4.9%4.1%3.9%
LS (%/V)0.5%/V
(0.4–1 V)
0.02%/V
(0.6–1.2 V)
0.1%/V
(0.6–1.2 V)
0.39%/V
(0.6–1.2 V)
0.48%/V
(0.65–1.25 V)
0.44%/V
(0.65–1.25 V)
PSR (dB) @ 100 kHz
@ 100 MHz
−55.0~
−103.0
−76.3~
−79.8
−70.5~
−62.3
−51.0~
−99.9
−47.5~
−80.1
−47.5~
−79.7
Power Consumption (nW)0.3560.430.440.5130.440.44
Output   Voltage / V d d m i n @1 sample (%)54%44%30%69.4%74.8%75.2%
Table 5. Performance Comparison of the Simulation Results at 80 °C.
Table 5. Performance Comparison of the Simulation Results at 80 °C.
@80 °C2T3T4TStacked 2T
Topology
Scalable Output
Topology
Modified 2T with Double Output
Topology
Minimum   V d d (V)0.40.60.60.60.650.65
T.C. @1 sample (ppm/°C)32.2226.9740.1738.5430.2816.64
Mean T.C. @200samples (ppm/°C)42.0571.4391.0149.7140.829.6
SD T.C. @200samples (ppm/°C)8.1941.7953.459.110.2713.26
Average   V r e f   @200samples (mV)215.6263.7180.4418485.5487.2
Maximum   V r e f   @200samples (mV)237.4305.1212.8463.8533.2539.4
Process   Variation   of   V r e f (%)4.7%5.9%9%5%4.2%4%
LS (%/V)0.57%/V
(0.4–1 V)
0.04%/V
(0.6–1.2 V)
0.14%/V
(0.6–1.2 V)
0.48%/V
(0.6–1.2 V)
0.55%/V
(0.65–1.25 V)
0.54%/V
(0.65–1.25 V)
PSR (dB) @ 100 kHz
@ 100 MHz
−50.9~
−91.5
−68~
−77
−63.5~
−62.2
−46.7~
−89.4
−43.3~
−73.3
−43~
−73
Power Consumption (nW)9.2616.0816.1215.2919.1118.79
Output   Voltage / V d d m i n @1 sample (%)54%44%30%69.4%74.8%75.2%
Publisher’s Note: MDPI stays neutral with regard to jurisdictional claims in published maps and institutional affiliations.

Share and Cite

MDPI and ACS Style

Li, J.; Chan, P.K. A CMOS Voltage Reference with Output Voltage Doubling Using Modified 2T Topology. Chips 2022, 1, 218-232. https://doi.org/10.3390/chips1030015

AMA Style

Li J, Chan PK. A CMOS Voltage Reference with Output Voltage Doubling Using Modified 2T Topology. Chips. 2022; 1(3):218-232. https://doi.org/10.3390/chips1030015

Chicago/Turabian Style

Li, Junyao, and Pak Kwong Chan. 2022. "A CMOS Voltage Reference with Output Voltage Doubling Using Modified 2T Topology" Chips 1, no. 3: 218-232. https://doi.org/10.3390/chips1030015

Article Metrics

Back to TopTop