

Article

# Design of an Ultra-Wideband Microstrip-to-Slotline Transition on Low-Permittivity Substrate

Jung Seok Lee<sup>1</sup>, Gwan Hui Lee<sup>1</sup>, Wahab Mohyuddin<sup>2</sup>, Hyun Chul Choi<sup>1</sup> and Kang Wook Kim<sup>1,\*</sup>

- <sup>1</sup> School of Electronics Engineering, Kyungpook National University, Daegu 41566, Korea; j.seok1020@gmail.com (J.S.L.); gwan6088@knu.ac.kr (G.H.L.); hcchoi@ee.knu.ac.kr (H.C.C.)
- <sup>2</sup> Research Institute for Microwave and Millimeter-Wave Studies, National University of Sciences and Technology, Islamabad 44000, Pakistan; wahab.mohyuddin@seecs.edu.pk
- \* Correspondence: kang\_kim@ee.knu.ac.kr

Received: 23 July 2020; Accepted: 13 August 2020; Published: 17 August 2020



**Abstract:** Analysis and design of an ultra-wideband microstrip-to-slotline transition on a low permittivity substrate is presented. Cross-sectional structures along the proposed transition are analyzed using conformal mapping assuming quasi-TEM modes, attaining one analytical line impedance formula with varying design parameters. Although the slotline is a non-TEM transmission line, the transitional structures are configured to have quasi-TEM modes before forming into the slotline. The line impedance is optimally tapered using the Klopfenstein taper, and the electric field shapes are smoothly transformed from microstrip line to slotline. The analytical formula is accurate within 5% difference, and the final transition configuration can be designed without parameter tuning. The implemented microstrip-to-slotline transition possesses insertion loss of less than 1.5 dB per transition and return loss of more than 10 dB from 4.4 to over 40 GHz.

Keywords: transition; microstrip; slotline; ultra-wideband; conformal mapping

## 1. Introduction

With the advent of the 4th industrial revolution and the 5th generation mobile communication, the amount of data tends to increase rapidly, thus requiring various microwave components with wide bandwidth. High-speed digital signals typically occupy wide spectrum, necessitating very wideband transmission lines and transitions in order not to distort the signal shapes, preserving the signal integrity. Various planar transmission lines can be formed in multi-layered circuit boards, and each transmission line has unique advantages and limits. Therefore, good performing transitional structures connecting these planar transmission lines are more and more demanded.

A microstrip line (MSL) is an unbalanced transmission line supporting a quasi-TEM mode, and is most-frequently used in the microwave and mm-wave circuits. The electric field lines are shaped from a top signal conductor to the bottom ground plane mostly in vertical patterns, and achievable line impedance ranges from 20  $\Omega$  to 100  $\Omega$ . A slotline, on the other hand, is a complementary structure to the microstrip line, and has two wide conductor planes separated by a gap, formed on the top side of the substrate. The mode of propagation in the slotline is a non-TEM mode, and almost TE mode without a cutoff frequency [1]. The electric field lines are concentrated mostly in horizontally patterns between the two conductor planes, and achievable line impedance ranges from 50  $\Omega$  to 200  $\Omega$  [1]. In order to design a good-performing ultra-wideband transition from microstrip line to slotline, the line impedance along the stretch of the transition should be optimally matched, and the electric field line shapes should be smoothly transformed to conform the change of line modes.



A typical microstrip-to-slotline transition used a cross junction to magnetically couple between the two lines: i.e., using a perpendicularly crossing structure with quarter-wave stubs on both lines [1–3]. The resonating structure caused frequency bandwidth limitation, and efforts have been made to minimize the structure or widen the frequency bandwidth [4–10]. By using a multi-arm single junction or a strip-slot double junction structure, the transition bandwidth could be widened, but the structure was very sensitive to fabrication tolerances and needed high-permittivity substrates to reduce the parasitic capacitance [6,7]. In addition, for use as a compact balun of an antenna, several transition designs were attempted with a slotted microstrip structure or a novel shape stub [9,10]. Another type of transition was designed with bifurcated microstrip lines, and used a half-wave-delayed microstrip line to feed the slotline [11]. The structure was uniplanar and had compact size, but the operating bandwidth was narrower than the other types. In order to obtain a wider bandwidth, a type of transition having a continuous signal line has been studied. These transitions were designed with low-permittivity substrates [12–14], but had difficulties in operating at over 30 GHz due to parasitic modes at high frequencies.

In this paper, a new design method of an ultra-wideband microstrip-to-slotline transition is proposed. The line impedance along the stretch of the transition is calculated by an analytical formula based on conformal mapping. The width of the ground strip extended from the microstrip line is shaped with the upper conductor width to optimally match impedance throughout the transition. The ground plane is connected to the one conductor of the slotline using multiple vias. The design parameters for optimal impedance matching are obtained efficiently with the analytical formula without parameter tuning.

#### 2. Design of the Microstrip-to-Slotline Transition

The proposed microstrip-to-slotline transition is illustrated in Figure 1. For a systematic analysis, the transition can be divided into four sections. AA'-BB' is a microstrip line section with width  $w_m$  and length  $l_m$ . In BB'-CC', the microstrip line changes to a ground-backed coplanar stripline (CPS) structure, where the microstrip ground is connected to one line of the CPS with multiple vias. For the BB'-CC' section, the line length is  $l_1$ , the width of the ground strip (*s*) is decreased along the stretch of the transition. The microstrip signal line is connected to the slotline conductor, and the line width ( $w_t$ ) is exponentially increased to the width ( $w_s$ ) of the slotline conductor at DD'. The slot gap on the top substrate is maintained at *g*. At a short CC'-DD' section of length  $l_2$ , the narrow ground strip is bent at an angle ( $\theta$ ) while still having multiple vias to connect to the top conductor. DD'-EE' is a typical slotline with gap width of *g* and length of  $l_s$ .

## 2.1. Electric Field Distributions

Cross-sectional electric field distributions at various stages of the transition are simplified and illustrated in Figure 2. At AA'-BB', a typical quasi-TEM field distribution of a microstrip line, which is mostly vertical, is shown. The electric field distribution at the BB'-CC' section consists of two contributions. First, there is a mostly horizontal CPS field distribution at the upper air region. Second, there exists a mostly vertical field distribution between the conductor strip extended from the microstrip signal line and the reduced ground strip, which is connected through multiple vias (via wall) to the upper ground line. These field lines are residing mostly inside the dielectric, but, as the ground linewidth on the bottom side further reduces, there occur some fringing field lines that pass through the dielectric region and hoop back to the bottom ground strip. At the short CC'-DD' section, as the widths of the upper conductors are widened, the narrow bottom ground strip with vias is bent at an angle and the via locations are moved further away from the slot center to smoothly transform into the slotline field distribution. Because of the existence of the via-ed ground strip, the field inside the dielectric can be modelled as a quasi-TEM-like distribution, and finally becomes a quasi-TE field distribution of the slotline at EE'. The slotline, with wide-width conductors separated by a slot gap, has horizontally dominated field distributions similar to the CPS line, but it

has almost TE mode signal with a small longitudinal magnetic component. In principle, the conformal mapping method applies only to the structures supporting quasi-TEM modes, but, in our proposed microstrip-to-slotline transition, the quasi-TEM-dominated transitional structure is retained up to a very close location to the start of slotline, enabling application of the conformal mapping in the design of the microstrip-to-slotline transition.



Figure 1. Proposed microstrip-to-slotline transition configuration.







**Figure 2.** Electric field distribution at each section of the proposed transition: (**a**) *AA'-BB'*; (**b**) *BB'-CC'*; (**c**) *CC'-DD'*; (**d**) *DD'-EE'*.

#### 2.2. Transition Modeling for Transition Cross-Sections

Figure 3 illustrates a cross-section of the proposed transition. In order to analyze the transition based on the Schwarz-Christoffel transformation (one of conformal mapping methods), the cross-section is divided into three regions. Region 1 represents the field formation in the air because of the top-side conductors of the substrate. Region 2 covers the distributed fields inside the substrate, and Region 3 addresses the fringing field components, which pass through the substrate dielectric and hoop back to the bottom ground conductor from the bottom air portion. In the proposed cross-sectional analysis model, assuming a perfect electric wall at the via center positions, the small field contribution in the region on the other side of via is ignored.



Figure 3. Three-regions of a cross-section of the proposed microstrip-to-slotline transition.

In a previous microstrip-to-CPS transition implementation, the via locations were fixed with  $w' = w_t$ , s' = s as illustrated in Figure 4a [15]. To analyze the proposed microstrip-to-slotline transition, the via location is modified. The conductor width of the slot line is much wider than that of CPS, and the inside region wrapped by wide ground strips and vias can support a spurious half-wave SIW (substrate integrated waveguide) mode, causing increased insertion loss at specific frequencies. In addition, with wider conductor widths (i.e., in slotline), the analysis Regions 1 and 2 do not support the quasi-TEM mode, and the conformal mapping cannot be applied. Therefore, in the suggested model shown in Figure 4b, the vias are placed close to the slot. The transition model for Region 2 is modified by considering the electric field contribution due to the shorted conductor strip w', via, and the ground conductor strip s'. If w' is sufficiently small, most of the field lines are concentrated in Region 2 supporting the quasi-TEM mode, and the conformal mapping can be applied to obtain the line capacitance. Therefore, the transition model for the Regions 1 and 3 are same as the previous microstrip-to-CPS transition [15].



**Figure 4.** Cross-sectional analysis model: (**a**) the microstrip-to- coplanar stripline (CPS) transition [15]; (**b**) the proposed microstrip-to-slotline transition.

Using conformal mapping, the planar transitional structure can be transformed into a simple parallel capacitor in order to obtain the line capacitance and line impedance of the transition [16]. The field distributions of the transitional structure are assumed to be in quasi-TEM mode. The capacitance between two lines with four mapping points located at the horizontal axis of

the *t*-plane in Figure 5a can be obtain as the capacitance of a simple capacitor in the *w*-plane in Figure 5b using the Schwarz-Christoffel transformation. This mapping is expressed as the following relationship in (1).

$$w(t) = U\left[\int (t - t_a)^{\left(\frac{\alpha}{\pi} - 1\right)} (t - t_b)^{\left(\frac{\beta}{\pi} - 1\right)} (t - t_c)^{\left(\frac{\gamma}{\pi} - 1\right)} (t - t_d)^{\left(\frac{\delta}{\pi} - 1\right)} dt\right] + V$$
(1)

where *U* and *V* are complex constants, and  $\alpha$ ,  $\beta$ ,  $\gamma$ , and  $\delta$  are the interior angles (all  $\pi/2$ , respectively) of the polygonal area at points *A*, *B*, *C*, and *D* of the *w*-plane. Assume that *U* is a normalizing constant and *V* is zero at boundary points. The width and height of a rectangle in the *w*-plane can be expressed as a form of the complete elliptic integrals of the first kind as given in (2) and (3). In this process, we use the elliptic integral theorem for arbitrary 4 points ( $t_a > t_b > t_c > t_d$ ) on the horizontal axis [17].

$$\overline{AB} = w(t_a) - w(t_b) = \int_{t_b}^{t_a} \frac{dt}{\sqrt{(t - t_a)(t - t_b)(t - t_c)(t - t_d)}} = jK(k')$$
(2)

$$\overline{BC} = w(t_b) - w(t_c) = \int_{t_c}^{t_b} \frac{dt}{\sqrt{(t - t_a)(t - t_b)(t - t_c)(t - t_d)}} = K(k)$$
(3)

where K(k) and K(k') are the complete elliptic integrals, and their modulus k and k' are expressed as (4) [17].

$$k = \sqrt{\frac{(t_b - t_c)(t_a - t_d)}{(t_a - t_c)(t_b - t_d)}} = \sqrt{1 - k'^2}$$
(4)



**Figure 5.** Mapping a rectangle in the *w*-plane onto arbitrary four points on the horizontal axis in the *t*-plane: (**a**) *t*-plane, (**b**) *w*-plane.

Region 1:

Region 1 can be regarded as part of a CPS structure having the line width of  $w_t$  and the slot gap of g. Boundary points of the conductor are located as (5).

$$t_a = g/2 + w_t$$
,  $t_b = g/2$ ,  $t_c = -g/2$ ,  $t_d = -g/2 - w_t$  (5)

Then the capacitance of Region 1 can be expressed by (6) by applying (1)-(3).

$$C_1 = \varepsilon_0 \frac{\overline{AB}}{\overline{BC}} = \varepsilon_0 \frac{K(k_1')}{K(k_1)} \tag{6}$$

where modulus  $k_1$  and  $k'_1$  of the complete elliptic integral can be obtained by using (4) and (5).

$$k_{1} = \sqrt{\frac{g\left(g + 2w_{t}\right)}{\left(g + w_{t}\right)^{2}}} = \sqrt{1 - k_{1}^{\prime 2}}$$
(7)

Region 2:

Region 2 is the internal space of the substrate dielectric as shown in Figure 6a. With the boundary conditions in Table 1, the points in the *z*-plane are mapped onto the *t*-plane points as shown in Figure 6 by applying the Schwarz-Christoffel transformation in (8).

$$z(t) = U \int_0^t \frac{dt}{\sqrt{t(t-1)}} + V$$
(8)

where *U* and *V* are complex constants.



Figure 6. Conformal mapping of Region 2: (a) *z*-plane, (b) *t*-plane.

Table 1. Mapped points between the *z*-plane and *t*-plane in Region 2.

| Symbol | z-Plane | <i>t</i> -Plane |
|--------|---------|-----------------|
| 0      | 0       | 1               |
| D      | -jh     | 0               |

Let's put  $t = \cos h^2 \theta$ , and  $dt = (2 \sin h\theta \cos h\theta) d\theta$  into (8). Then, we have

$$z(t) = U \int_{j\frac{\pi}{2}}^{\theta} \frac{(2\sin h\theta \cos h\theta)d\theta}{\sqrt{\cosh^2 \theta (\cosh^2 \theta - 1)}} + V = U \int_{j\frac{\pi}{2}}^{\theta} 2d\theta + V$$
(9)

From mapped points in Table 1, we have

$$z(0) = V = -jh \tag{10}$$

$$z(1) = U \int_{j\frac{\pi}{2}}^{j\pi} 2d\theta - jh = 0 \quad \rightarrow \quad U = \frac{h}{\pi}$$
(11)

Therefore, the inverse function of (9) is expressed as (12).

$$t = \cosh^2 \left(\frac{\pi}{2h}z + j\pi\right) = \cosh^2 \left(\frac{\pi}{2h}z\right) \tag{12}$$

The mapped points of *A*, *B*, *C*, and *E* can be expressed as (13) on the real-axis in the *t*-plane.

$$t_a = \cosh^2(\pi w'/2h) , \ t_b = \cosh^2(\pi (w' + g)/2h) , \\ t_c = \cosh^2(\pi (w' + g + w_t)/2h) , \\ t_e = -\sinh^2(\pi s'/2h)$$
(13)

Then, these four points can be applied to the conformal mapping of Figure 5, and the capacitance  $C_2$  with modulus  $k_2$  and  $k'_2$  of Region 2 can be expressed by (14) and (15) through applying (1)–(3).

$$C_2 = \varepsilon_0 \varepsilon_r \frac{K(k_2')}{K(k_2)} \tag{14}$$

where  $\varepsilon_r$  is the relative dielectric constant of substrate.

$$k_2 = \sqrt{\frac{(t_b - t_a)(t_c - t_e)}{(t_c - t_a)(t_b - t_e)}} = \sqrt{1 - k_2'^2}$$
(15)

Region 3:

Region 3 represents fringing fields formed between the signal line on the top of substrate and the bottom ground plane. By applying the conformal mapping to the entire structure, ignoring the permittivity, the electric field line from point *C* reaches point *B* [18]. For the analysis of the electric fields in Region 3, the virtual signal line width w'' can be determined with dependency of the width of the ground plane and the thickness of the substrate as given in (16) and (17).

$$g' = \begin{cases} \frac{h}{\pi}, & \text{for } w' + g < s' + \frac{h}{\pi} \\ w' + g - s', & \text{elsewhere} \end{cases}$$
(16)

$$w'' = \begin{cases} w' + g + w_t - s' - \frac{h}{\pi}, & \text{for } w' + g < s' + \frac{h}{\pi} \\ w_t, & \text{elsewhere} \end{cases}$$
(17)

With the boundary conditions in Table 2, the points in the *z*-plane are mapped onto the *t*-plane points as shown in Figure 7 by applying the Schwarz-Christoffel transformation in (18).

$$z(t) = U\left[\int (t-1)^{\left(\frac{\alpha}{\pi}-1\right)} (t+1)^{\left(\frac{\beta}{\pi}-1\right)} dt\right] + V = U\left[\sqrt{t+1}\sqrt{t-1} - 2\sinh^{-1}\left(\sqrt{\frac{t-1}{2}}\right)\right] + V$$
(18)

where *U* and *V* are complex constants, and  $\alpha$  and  $\beta$  are the interior angles ( $\pi/2$  and  $3\pi/2$ , respectively) of the polygonal area at points *B* and *O* of the *z*-plane. From the mapped points in Table 2, we have

$$z(1) = V = 0 (19)$$

$$z(-1) = U(-j\pi) = -jh \quad \rightarrow \quad U = \frac{h}{\pi} \tag{20}$$

Table 2. Mapped points between the *z*-plane and *t*-plane in Region 3.



Figure 7. Conformal mapping of Region 3: (a) *z*-plane, (b) *t*-plane.

Therefore,

$$z(t) = \frac{h}{\pi} \left[ \sqrt{t+1} \sqrt{t-1} - 2\sinh^{-1} \left( \sqrt{\frac{t-1}{2}} \right) \right]$$
(21)

The capacitance  $C_3$  with modulus  $k_3$  and  $k'_3$  of Region 3 are expressed as (22) and (23), similarly to Region 2.

$$C_3 = \varepsilon_0 \frac{K(k_3')}{K(k_3)} \tag{22}$$

$$k_3 = \sqrt{\frac{(t_c + 1)(t_d - t_a)}{(t_d + 1)(t_c - t_a)}} = \sqrt{1 - k_3'^2}$$
(23)

where the real points  $t_a$ ,  $t_b$ (=-1),  $t_c$  and  $t_d$  of the *t*-plane can be obtained by substituting the complex values of points *A*, *C*, and *D* in the *z*-plane into (21). Therefore, the characteristic line impedance  $Z_0$  can be obtained by combining capacitances from three regions ( $C_1$ ,  $C_2$ ,  $C_3$ ) and the relative dielectric constant of the substrate [15].

$$Z_0 = \frac{120\pi}{\sqrt{\varepsilon_{\text{eff}} \left(C_1 + C_2/\varepsilon_r + C_3\right)/\varepsilon_0}}$$
(24)

where the effective permittivity  $\varepsilon_{eff}$  is defined as

$$\varepsilon_{\rm eff} = \frac{(C_1 + C_2 + C_3)}{(C_1 + C_2 / \varepsilon_{\rm r} + C_3)} \tag{25}$$

#### 2.3. Design of the Microstrip-to-Slotline Transition

For the design of the proposed microstrip-to-slotline transition, the Rogers Duroid 5880 substrate with a thickness of 10 mil and a relative dielectric constant of 2.2 is used. Typically, high-dielectric substrates are used to implement the microstrip-to-slotline transition in order to prevent the resonating parasitic modes between stubs. In this paper, the proposed transition is composed of a continuous signal line without stubs and can be implemented on low dielectric constant substrates.

To design the proposed transition, the characteristic line impedance of the cross-section at any point of the proposed transition can be calculated using the analytical formula given in (24). To obtain ultra-wide bandwidth with the proposed transition, the line impedance from the microstrip, through the transition structure, and to the slotline should be optimally matched. In the proposed transition, the microstrip impedance is 50  $\Omega$ , and the slotline impedance is selected as 100  $\Omega$ . In the proposed transition design, the line impedance from microstrip to slotline is optimally tapered using the Klopfenstein impedance taper. With the Klopfenstein impedance taper, the target impedance value as a function of length can be determined. Then, the design parameters of the transition can be adjusted to attain the target impedance. For the transitional section (BB'-DD'), the widths of the upper two conductors of the CPS line are exponentially flared, while the bottom ground width s is determined to satisfy the Klopfenstein tapering. In *BB'-CC'*, the via wall is formed linearly at w' = 18 mil, and the width of the ground strip reduces from 67.8 mil at BB' to 24.5 mil at CC' to satisfy the Klopfenstein impedance taper. In order to obtain a higher line impedance, the width of the ground strip should be further reduced, but then the conductor strip cannot accommodate the via holes. Instead, at the CC´-DD´ section, the ground strip is bent at an angle of  $\theta$  as shown in Figure 8a, so that the ground strip maintains a width of 24 mil. By bending this ground strip, the via wall is also moved further away from the slot as shown in Figure 8b, helping smooth transformation of the field lines to those of slotline as well as satisfying the Klopfenstein impedance taper.

With impedance tapering, the transition length determines the lowest operating frequency; i.e., with longer transition length, the minimum operating frequency becomes lower. In addition to the impedance matching, the transition should smoothly transform electric field lines from the microstrip line to the slotline without abrupt shape changes.



Figure 8. Via wall shifting in the *CC'-DD'* section: (a) bottom view; (b) side view.

## 3. Simulation and Measurements

The proposed microstrip-to-slotline transition is fabricated in a back-to-back configuration with size of 1735.8 mil × 405 mil × 11.4 mil as shown in Figure 9. The vias with diameter of 8 mil are arrayed by 24-mil spacing. The design parameters of the proposed transition are shown in Table 3. The bent angle of the ground strip is chosen as  $\theta = 20^{\circ}$  in order to satisfy the Klopfenstein impedance taper.



(a)



(**b**)

Figure 9. Fabricated microstrip-to-slotline transition: (a) top view; (b) bottom view.

Table 3. Dimensions of the proposed transition (unit: mil).

| $w_m$ | $w_s$ | g | l <sub>m</sub> | $l_1$ | $l_2$ | <i>l</i> <sub>3</sub> |
|-------|-------|---|----------------|-------|-------|-----------------------|
| 30    | 200   | 5 | 200            | 468   | 75    | 125                   |

#### 3.1. Simulation

To verify the proposed transition design based on the analytical formula, a commercial 3D EM simulator (CST Microwave Studio) is used to obtain characteristic line impedance, electric field distributions at various cross-sectional stages, and S-parameters. The calculated and simulated line impedance along the stretch of the proposed transition is shown in Figure 10. The difference is within 3% in the *BB'-CC'* section (0 to 468 mil), and increases slightly in the *CC'-DD'* section (468 mil to 543 mil). In obtaining the proposed analytical formulas, the conductor thickness is neglected, but in the EM simulation copper thickness of 0.669 mil is included. From the region close to the slot line, the quasi-TEM mode signal changes to the quasi-TE mode signal, and the accuracy of the proposed analysis model is slightly degraded in the *CC'-DD'* section. With the proposed analytical model, however, the impedance difference is less than 3  $\Omega$ , and the implementation of the proposed ultra-wideband transition can be designed with the analytical formulas without a time-consuming parameter tuning process.



Figure 10. Characteristic line impedance along the transition length.

The electric field distributions at several cross-sections by a 100 mil interval along the transition are shown in Figure 11. For the cross-sectional regions where wide width of the ground plane is present, the field lines are distributed mostly inside the dielectric as shown in Figure 11a–e, thus validating the assumption of the quasi-TEM mode. In Figure 11f, the field is mostly concentrated at the slot gap between the two wide conductors, consisting of mixed TEM and TE modes.



**Figure 11.** Electric field distributions along the proposed transition: (**a**) 0 mil; (**b**) 100 mil; (**c**) 200 mil; (**d**) 300 mil; (**e**) 400 mil; (**f**) 500 mil position from the microstrip line.

#### 3.2. Measurements

The fabricated microstrip-to-slotline transition in the back-to-back configuration (Figure 9) is measured with the Anritsu universal test fixture and MS4644B vector network analyzer. The measured and simulated insertion loss ( $|S_{21}|$ ) and return loss ( $|S_{11}|$ ) are shown in Figure 12. The proposed transition exhibits insertion loss less than 2.9 dB (1.5 dB per transition) and return loss more than 10 dB from 4.4 GHz to 40 GHz. The performance tends to degrade at higher frequencies, possibly due to fabrication tolerances, substrate loss tangent, and the test fixture to mount the proposed transition. The performance comparison with previously reported designs is listed in Table 4.



Figure 12. Results of the measured and simulated S-parameters.

**Table 4.** Performance comparison of the proposed microstrip-to-slotline transition with the reported designs.

| Refs.     | Frequency<br>Range <sup>1</sup> (GHz) | Min./Max. IL per<br>Transition (dB) | Relative<br>Bandwidth <sup>2</sup> (%) | Relative<br>Permittivity | Transition<br>Type |
|-----------|---------------------------------------|-------------------------------------|----------------------------------------|--------------------------|--------------------|
| [5]       | 3–16                                  | 0.3/1.5                             | 136.8                                  | 2.9                      | Cross Junction     |
| [6]       | 1–10                                  | /1.5                                | 163.6                                  | 10.2                     | Cross Junction     |
| [7]       | 2–9                                   | /0.2                                | 127.3                                  | 10                       | Cross junction     |
| [8]       | 2.46-11.0                             | 0.2/1.4                             | 126.9                                  | 10.7                     | Cross junction     |
| [9]       | 1.47-3.76                             | 0.43/1.5                            | 87.6                                   | 7                        | Cross junction     |
| [10]      | 57-66                                 | /1.0                                | 14.6                                   | 2.2                      | Cross junction     |
| [11]      | 7.5-10.5                              | 0.3/1.5                             | 33.3                                   | 10.5                     | Phase shift        |
| [12]      | 1.1–16.5                              | 1.2/1.5                             | 175.0                                  | 2.33                     | Ground coupling    |
| [13]      | 2.7–10.4                              | /1.5                                | 117.6                                  | 2.33                     | Ground<br>coupling |
| [14]      | 0.26–2.75                             | —/1.5                               | 165.4                                  | 2.65                     | Ground coupling    |
| This work | 4.4–40                                | 0.2/1.5                             | 160.4                                  | 2.2                      | Tapering with vias |

 $^{1}$  less than 3 dB back-to-back insertion loss (IL), and more than 10 dB return loss.  $^{2}$  (Relative bandwidth) = (Frequency bandwidth)/(Center frequency).

As compared with the reported results in the open literature, the proposed transition designed in a low dielectric constant substrate possesses much wider performance bandwidth than the transitions with cross-junctions with stubs, and higher operation frequency than the ground coupling transition having a continuous signal line without via. In addition, if the proposed transition is designed with a high dielectric constant substrate, the transition can perform better because the electric field lines can be concentrated inside the dielectric and approach the TEM mode.

## 4. Conclusions

The proposed ultra-wideband microstrip-to-slotline transition is designed and implemented by applying optimal impedance matching and smooth field transformation using an analytical line impedance formula based on conformal mapping. Even though the slotline supports non-TEM mode signals, the parallel ground strip with the via wall helps to retain most of field lines inside the dielectric substrate, thus permitting the use of the quasi-TEM-based conformal mapping for this transition design. The calculated characteristic line impedances enable to directly design an optimal impedance taper through the stretch of the transition without a time-consuming parameter tuning process using EM simulators. Also, the proposed transition design demonstrates ultra-wideband performance even with a low permittivity substrate, providing flexibility in integrating with various microwave circuit boards and antennas.

Author Contributions: Conceptualization, J.S.L., G.H.L., H.C.C., and K.W.K.; methodology, J.S.L. and G.H.L.; software, J.S.L.; validation, J.S.L., G.H.L., H.C.C., and K.W.K.; formal analysis, J.S.L., G.H.L., W.M., H.C.C., and K.W.K.; investigation, J.S.L., G.H.L., H.C.C., and K.W.K.; resources, J.S.L., G.H.L., H.C.C., and K.W.K.; data curation, J.S.L., G.H.L., W.M., H.C.C., and K.W.K.; writing—original draft preparation, J.S.L. and G.H.L.; writing—review and editing, J.S.L., G.H.L., W.M., H.C.C., and K.W.K.; visualization, J.S.L.; supervision, H.C.C. and K.W.K.; project administration, H.C.C. and K.W.K.; funding acquisition, H.C.C. and K.W.K. All authors have read and agreed to the published version of the manuscript.

**Funding:** This research was supported by the National R&D Program through the National Research Foundation of Korea (NRF) funded by the Ministry of Education, Science and Technology [NRF-2019M1A7A1A02085630] and the BK21 Plus Project funded by the Ministry of Education, Korea [No. 21A20131600011].

Conflicts of Interest: The authors declare no conflict of interest.

### References

- 1. Edwards, T.C.; Steer, M.B. Foundations for Microstrip Circuit Design, 4th ed.; Wiley: West Sussex, UK, 2016; pp. 443–464.
- 2. Gupta, K.C.; Garg, R.; Bahl, I.J.; Bhartia, P. *Microstrip Lines and Slotlines*, 3rd ed.; Artech House: Boston, MA, USA, 1996; pp. 239–297.
- 3. Cohn, S.B. Slot line on a dielectric substrate. *IEEE Trans. Microw. Theory Tech.* **1969**, *17*, 768–778. [CrossRef]
- 4. Shuppert, B. Microstrip/slotline transitions: Modeling and experimental investigation. *IEEE Trans. Microw. Theory Tech.* **1988**, *36*, 1272–1282. [CrossRef]
- U-yen, K.; Wollack, E.J. Slotline Stepped Circular Rings for Low-Loss Microstrip-to-Slotline Transitions. *Microw. Wirel. Compon. Lett. IEEE* 2007, 17, 100–102. [CrossRef]
- 6. Akhavan, H.G.; Mirshekar-Syahkal, D. Analysis of broadband microstrip-slotline transitions with multi-arm stubs. *Electron. Lett.* **1996**, *32*, 2106–2108. [CrossRef]
- Schiek, B.; Kohler, J. An improved microstrip-to-microstrip transition. *IEEE Trans. Microw. Theory Tech.* 1976, MTT-24, 231–233. [CrossRef]
- 8. Guo, X.; Zhu, L.; Wang, J.; Wu, W. Wideband microstrip-to-microstrip vertical transitions via multiresonant modes in a slotline resonator. *IEEE Trans. Microw. Theory Tech.* **2015**, *63*, 1902–1909. [CrossRef]
- 9. Nasr, A.M.H.; Safwat, A.M.E.; Elhennawy, H. Via-free microstrip to slotline Baluns using slotted microstrip cross-junction. In Proceedings of the 2017 47th European Microwave Conference (EuMC 2017), Nuremberg, Germany, 21 December 2017; pp. 85–88.
- Ta, S.X.; Han, J.J.; Choo, H.; Park, I. High gain 60 GHz band printed quasi-Yagi antenna using a novel microstrip-slotline transition feed. In Proceedings of the 5th Global Symposium on Millimeter-Waves, Harbin, China, 27 September 2012; pp. 1–4.
- 11. Dib, N.I.; Simons, R.N.; Katehi, L.P.B. Broadband uniplanar microstrip to slot-line transitions. In Proceedings of the 1995 IEEE MTT-S International Microwave Symposium, Orlando, FL, USA, 16–20 May 1995; pp. 683–686.
- Li, J.L.; Shao, W.; Yang, X.S. An ultra-wideband microstrip-to-slotline transition. *J. Electromagn. Waves Appl.* 2012, 26, 1889–1896. [CrossRef]
- 13. Tu, W.H.; Chang, K. Wide-band microstrip-to-coplanar stripline/ slotline transitions. *IEEE Trans. Microw. Theory Tech.* **2006**, *54*, 1084–1089.

- 15. Lee, G.H.; Mohyuddin, W.; Choi, H.C.; Kim, K.W. Asymmetric ultra-wideband microstrip-to-coplanar stripline transition. *IEEE Microw. Wirel. Compon. Lett.* **2018**, *28*, 386–388.
- 16. Schinzinger, R.; Laura, P.A.A. *Conformal Mapping: Methods and Applications*; Dover Publications: New York, NY, USA, 2003; pp. 266–319.
- 17. Hancock, H. Elliptic Integral; John Willey&Sons Inc.: New York, NY, USA, 1917; pp. 47–48.
- Pesonen, N.; Kahn, K. Application of conformal mapping approximation Techniques: Parallel conductors of finite dimensions. *IEEE Trans. Microw. Theory Tech.* 2004, *MTT-53*, 812–817. [CrossRef]



© 2020 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).