

Article

# 16.8/15.2 ppm/°C 81 nW High PSRR Dual-Output Voltage Reference for Portable Biomedical Application

Hongwei Yue, Xiaofei Sun, Junxin Liu, Weilin Xu \*, Haiou Li, Baolin Wei, Taotao Wang and Siyu Lin

Guangxi Key Laboratory of Precision Navigation Technology and Application, Guilin University of Electronic Technology, Guilin 541004, China; guetyhw@163.com (H.Y.); sunxfsuperior@163.com (X.S.); liujxsuperior@163.com (J.L.); Lihaiou@guet.edu.cn (H.L.); guilinwxb@163.com (B.W.), wtao\_1994@163.com (T.W.); guiguiyu123@163.com (S.L.)

\* Correspondence: xwl@guet.edu.cn; Tel.: +86-1397-830-2862

Received: 21 January 2019; Accepted: 12 February 2019; Published: 15 February 2019



**Abstract:** A dual-output voltage reference circuit with two reference voltages of 281 mV (*Vref1*) and 320.5 mV (*Vref2*) is presented in this paper. With a novel and precise circuit structure, the proposed circuit, operating in the subthreshold region, integrates two different output voltages into a circuit to form a dual-output voltage reference, and cascode current mirrors are used to enhance the power supply rejection ratio (PSRR). The proposed circuit was designed in a standard 0.18-µm CMOS process and has a series of attractive features: low-temperature coefficient (TC), high-PSRR, low-Line sensitivity (LS), small-chip area and low-power consumption. Monte Carlo simulations for 2000 samples showed that the output voltages 281 mV and 320.5 mV had a variation coefficient of 1.73% and 1.44%, respectively. The minimum power consumption was 84.1 nW at 0.9 V supply, proving that the circuit is suitable for portable biomedical application. The active area of the proposed voltage reference was only 0.0086 mm<sup>2</sup>.

**Keywords:** portable biomedical; dual-output voltage reference; low-Temperature coefficient; high-power supply rejection ratio; low-Line sensitivity; low-power consumption; Monte Carlo simulation; Integrated circuits (Analog)

# 1. Introduction

With the development of human body area networks such as wearable medical devices and medical measurements, a serious challenge is put forward to low-power and high-performance ICs [1]. As an essential module in analog and digital circuit systems, multiple output voltage references have been the most important part of low-power and high-performance ICs, and have been attracting increasing attention.

In recent years, even though several voltage references have been developed, traditional voltage references have many problems. In the literature [2], the traditional bandgap reference, which adopts BJTs, can generate stable voltage. However, this kind of circuit consumes too much area and power, and only has one output voltage, which cannot satisfy the development of ultra-low power and high-performance applications. In the literature [3], multiple circuits are used to generate multiple output voltages, which consists of two different start-up circuits, two different current reference circuits, and two different voltage reference circuits. Even though this technique can achieve dual-output voltage reference, this technique has many limitations, such as the structure of the circuit is complex, and the chip area and power consumption are larger. In the literature [4], the characteristics of subthreshold MOSFETs is used to build a low power voltage reference without resistors. Although



this effectively reduces the power consumption and temperature coefficient, the PSRR is not ideal. In the literature [5], a method to improve the PSRR by using the structure of feedback loop is presented, but the TC is not ideal, this technique cannot achieve dual-output voltage reference, and the overall power consumption of the circuit is larger. None of these circuits [1–5] meet the requirements for low power, low voltage, high precision, low area, and compatibility of CMOS process.

To overcome the existing mentioned problem, and to improve the overall performance of the multiple voltage reference, a novel and precise dual-output voltage reference circuit with low power consumption, low TC and high PSRR is proposed in this paper. The proposed circuit architecture consists of one start-up circuit, one current reference circuit, and two different simpler voltage reference circuits. The proposed voltage reference circuit is smaller and simpler.

#### 2. Circuit Design

The proposed dual-output voltage reference circuit is illustrated in Figure 1. It consists of two parts, namely a start-up circuit and a core dual-output voltage reference circuit, and transistors of dual-output voltage reference circuit are operating in subthreshold region, except transistors of start-up circuit.



Figure 1. Proposed dual-output voltage reference circuit.

#### 2.1. Start-up Circuit

The start-up circuit is composed of M1, M2, M3, M4 and capacitor  $C_0$ . When the system works normally, it will turn-off the start-up circuit and can reduce power consumption. The start-up circuit is used to obtain start-up current and get rid of the degenerate bias points.

### 2.2. Current Source Circuit

The Current source circuit is used to provide bias current for dual-output voltage reference circuit. M5 and M6, operating in the subthreshold region with the same aspect ratio, is a cascode current mirror. The bias current of the current source circuit is copied to the core dual voltage reference circuit through the cascode current mirror. The current, which is generated by the MOS operating in the subthreshold region, is nano-ampere magnitude [6].

The current-voltage (I-V) characteristic of MOSFETs in the subthreshold region is expressed as [7]:

$$I_D = K I_0 \exp(\frac{V_{GS} - V_{TH}}{\eta V_T}) [1 - \exp(-\frac{V_{DS}}{V_T})]$$
(1)

 $I_D$  is the drain-current, *K* is the aspect ratio of the MOSFETs,  $V_{GS}$  is the gate-source voltage,  $V_{DS}$  is the drain-source voltage,  $V_{TH}$  is the threshold voltage,  $\eta$  is the sub-threshold slope factor,  $I_0 = \mu C_{OX}(\eta - 1)V_T^2$  is characteristic current, in which  $V_T = k_B T/q$  is the thermal voltage,  $k_B$  is the Boltzmann constant, q is the elementary charge,  $\mu = \mu_0 (T_0/T)^m$  is the carrier mobility, in which  $\mu_0$  is the electron migration

rate of MOSFETs at room temperature,  $T_0$  is reference temperature, T is the absolute temperature, and m is the mobility temperature exponent [8,9].

When  $V_{DS} > 4V_T$ , the effect of  $V_{DS}$  can be ignored, and Equation (1) is simplified as Equation (2).

$$I_D = K I_0 \exp(\frac{V_{GS} - V_{TH}}{\eta V_T})$$
<sup>(2)</sup>

 $V_{GS}$  in the subthreshold region can be expressed as Equation (3).

$$V_{GS} = V_{TH} + \eta V_T \ln(\frac{I_D}{KI_0})$$
(3)

In Figure 1, the current source circuit current  $I_D$  is obtained by R1, M11 and M12, and can be expressed as Equation (4).

$$I_{\rm D} = \frac{V_{\rm GSM11}(T) - V_{\rm GSM12}(T)}{R_1}$$
  
=  $\frac{V_{\rm TH} + \eta V_{\rm T} \ln(\frac{l_{\rm D}}{K_{11} l_0}) - V_{\rm TH} - \eta V_{\rm T} \ln(\frac{l_{\rm D}}{K_{12} l_0})}{R_1}$   
=  $\frac{\eta V_{\rm T}}{R_1} \ln \frac{K_{12}}{K_{11}}$   
=  $\frac{\eta k_{\rm B}T}{R_1 \eta} \ln \frac{K_{12}}{K_{11}}$  (4)

From the above equation, the relationship between the current source circuit current  $I_D$  and the temperature can be expressed as Equation (5).

$$\frac{\partial I_{\rm D}}{\partial T} = \frac{\eta k_{\rm B}}{R_1 q} \ln \frac{K_{12}}{K_{11}} \tag{5}$$

Current  $I_D$  is copied from current source circuit to voltage reference circuit by setting a proper aspect ratio of the current mirror; a bias current is provided for M13–M20 in voltage reference circuit.

#### 2.3. The Vref1 Generator Circuit

The first voltage reference *Vref1* is shown in Figure 1; the formula of the output *Vref1* can be obtained as Equation (6) [10].

$$Vref1 = V_{GS20} = V_{TH20} + \eta V_T \ln(\frac{aI_D}{K_{20}I_0})$$
  
=  $V_{TH0} - \kappa T + \eta \frac{k_B T}{q} \ln(\frac{a\eta V_T \ln \frac{K_{12}}{K_{11}}}{K_{20}\mu_0(T_0/T)^m C_{OX}(\eta - 1)V_T^2 R_1})$  (6)  
=  $V_{TH0} - \kappa T + \eta \frac{k_B T}{q} \ln(\frac{a\eta \ln \frac{K_{12}}{K_{20}\mu_0(T_0/T)^m C_{OX}(\eta - 1)V_T R_1}})$ 

 $V_{\text{TH}} = V_{\text{TH0}} - kT$  is the threshold voltage. When m = 0, we can obtain the relationship between the first output reference voltage *Vref1* and the temperature as Equation (7).

$$\frac{\partial V \text{ref1}}{\partial T} = -\kappa + \eta \frac{k_{\text{B}}}{q} \ln(\frac{qa\eta \ln \frac{K_{12}}{K_{11}}}{K_{20}\mu_0 C_{\text{OX}}(\eta - 1)k_{\text{B}}R_1})$$
(7)

Solving for dVref1/dT = 0, the condition of zero temperature drift of the output voltage can be obtained as Equation (8).

$$\frac{\ln \frac{K_{12}}{K_{11}}}{K_{20}} = \frac{\exp(\frac{q\kappa}{\eta k_{\rm B}})\mu_0 C_{\rm OX}(\eta - 1)k_{\rm B}R_1}{qa\eta}$$
(8)

From Equation (8), we can see that the first output reference voltage *Vref1* with low temperature coefficient can be produced, with proper adjustment of  $K_{11}$ ,  $K_{12}$ ,  $K_{20}$  and  $R_1$ .

#### 2.4. The Vref2 Generator Circuit

The second voltage reference *Vref2* is shown in Figure 1. Low Temperature coefficient of *Vref2* is generated by the difference voltage between the gate-source voltages of 3.3-V MOS transistor M17 and 1.8-V MOS transistor M18, and overdrive voltages of 1.8-V MOS transistor M<sub>13</sub>,  $M_{14}$ ,  $M_{15}$ , and  $M_{16}$ . The output *Vref2* can be obtained as Equation (9) [4].

$$Vref2 = V_{OV13} + V_{OV15} - V_{OV14} - V_{OV16} + V_{GSM17} - V_{GSM18}$$
  
=  $V_{TH17} - V_{TH18} + \eta V_T \ln(\frac{K_{14}K_{16}K_{18}(t_{OX14}t_{OX16}t_{OX18})}{K_{13}K_{15}K_{17}(t_{OX13}t_{OX15}t_{OX17})})$  (9)

$$V \operatorname{ref2} = \Delta V_{\mathrm{TH}} + \eta V_{\mathrm{T}} \ln(\frac{K_{14}K_{16}K_{18}(t_{\mathrm{OX14}}t_{\mathrm{OX16}}t_{\mathrm{OX18}})}{K_{13}K_{15}K_{17}(t_{\mathrm{OX13}}t_{\mathrm{OX15}}t_{\mathrm{OX17}})})$$
(10)

 $\Delta V_{TH} = V_{TH17} - V_{TH18}$  is the difference of  $V_{TH}$  with negative temperature coefficient,  $V_T = k_B T/q$  is the thermal voltage with positive temperature coefficient, so the voltage reference *Vref2* with low temperature coefficient can be produced.  $V_{OVi}$  is the overdrive voltage of M<sub>i</sub>.  $t_{OX,i}$  is the oxide thickness of M<sub>i</sub>.  $\kappa = dV_{TH}/dT$  is the temperature coefficient of  $V_{TH}$ , as Equation (11), where  $E_g$  is the bandgap,  $\varepsilon_{Si}$  is the relatively dielectric constant of Si-substrate,  $N_C$  is the effective density of states of conduction band, and  $N_V$  is the effective density of states of valence band.

$$\kappa = \frac{dV_{TH}}{dT} = -(2\eta - 1)\frac{k_B}{q} \left\{ \ln\left(\frac{\sqrt{N_c N_v}}{N_A}\right) + \frac{3}{2} \right\} + \frac{\eta - 1}{q}\frac{dE_g}{dT}$$
(11)

 $V_{TH}$  can be expressed as Equation (12).

$$V_{TH} = -\frac{E_g}{2q} + \psi_B + \frac{\sqrt{4\varepsilon_{si}qN_A\psi_B}}{C_{OX}}$$
(12)

The relationship between the voltage reference *Vref*<sup>2</sup> and the temperature can be expressed as Equation (13).

$$\frac{\partial V \text{ref2}}{\partial T} = \frac{(t_{OX14}t_{OX16}t_{OX18}) - (t_{OX13}t_{OX15}t_{OX17})}{\varepsilon_{OX}} \sqrt{\frac{2N_A \varepsilon_{si} q^2}{2k_B T_0 \ln(N_A / \sqrt{N_c N_v}) + E_g}}$$

$$\frac{k_B}{q} \ln \frac{N_A}{\sqrt{N_c N_v}} + \frac{\eta k_B}{q} \ln \left[ \frac{K_{14} K_{16} K_{18} (t_{OX14} t_{OX18} t_{OX17})}{K_{13} K_{15} K_{17} (t_{OX13} t_{OX17} t_{OX17})} \right]$$
(13)

Solving for dVref2/dT = 0, the condition of zero temperature drift of the output voltage can be obtained as Equation (14).

$$\frac{K_{13}K_{15}K_{17}}{K_{14}K_{16}K_{18}} = \frac{t_{OX13}t_{OX15}t_{OX17}}{t_{OX14}t_{OX16}t_{OX18}} \exp\left[\frac{(t_{OX14}t_{OX16}t_{OX18}) - (t_{OX13}t_{OX15}t_{OX17})}{\eta\varepsilon_{OX}}\right]$$

$$\sqrt{\frac{2N_{A}\varepsilon_{si}q^{2}}{2k_{B}T_{0}\ln(N_{A}/\sqrt{N_{c}N_{v}}) + E_{g}}} \times \ln\frac{\sqrt{N_{c}N_{v}}}{N_{A}}\right]$$
(14)

With proper adjustment of  $K_{13}$ ,  $K_{14}$ ,  $K_{15}$ ,  $K_{16}$ ,  $K_{17}$  and  $K_{18}$ , the voltage reference *Vref*2 with low temperature coefficient can be produced.

Table 1 provides the dimensions of key components in the proposed circuit, including the aspect ratio of transistors and resistance value.

| _ |            |             |            |             |
|---|------------|-------------|------------|-------------|
|   | Transistor | W/L (μm/μm) | Transistor | W/L (μm/μm) |
|   | M1         | 0.42/0.42   | M12        | 5.9/2       |
|   | M2         | 0.42/0.42   | M13        | 10/1        |
|   | M3         | 0.42/0.42   | M14        | 10/1        |
|   | M4         | 0.42/0.42   | M15        | 10/1        |
|   | M5         | 2*10/2      | M16        | 10/1        |
|   | M6         | 2*10/2      | M17        | 5.5/2       |
|   | M7         | 2*10/2      | M18        | 14/7        |
|   | M8         | 2*10/2      | M19        | 1.6/1.25    |
|   | M9         | 2.5/2       | M20        | 2.3/18      |
|   | M10        | 2.5/2       | Resistance | (kΩ)        |
|   | M11        | 2.4/1       | R1         | 635.4       |
|   |            |             |            |             |

Table 1. Device size of the proposed circuit.

# 3. Simulation Results

The proposed dual-output voltage reference circuit was designed in TSMC 0.18- $\mu$ m CMOS process. Figure 2 shows the layout of this circuit, which has an area of 362.6  $\times$  282.4  $\mu$ m<sup>2</sup>, and an enlarged view of the core circuit, which takes an active area of 103.1  $\times$  84.1  $\mu$ m<sup>2</sup>.



Figure 2. Layout of the dual-output voltage reference circuit.

To evaluate the performance of the proposed voltage reference and validate the design procedure, a series of simulations was carried out with the aid of SPICE simulator using TSMC 0.18-µm Mixed Signal/RF technology. Using the device's mismatch model, Monte Carlo simulation was run over a set of 2000 samples on a typical process corner and at room temperature. The results are illustrated in Figure 3. The mean values of the dual-output voltages *Vref1* and *Vref2* were 281.28 mV with a variation coefficient of 1.73% and 320.52 mV with a variation coefficient of 1.44%, respectively.



**Figure 3.** Monte Carlo simulation of output voltages for 2000 samples: (**a**) simulation *Vref1*; and (**b**) simulation *Vref2*.

A series of simulations was done to verify the performance of the proposed voltage reference. Figures 4 and 5 show the simulation results in different process corners.



**Figure 4.** Simulation of *Vref1* on different process corners: (**a**) simulation TC of *Vref1*; (**b**) simulation PSRR of *Vref1*; and (**c**) simulation LS of *Vref1*.



**Figure 5.** Simulation of *Vref*2 on different process corners: (**a**) simulation TC of *Vref*2; (**b**) simulation PSRR of *Vref*2; and (**c**) simulation LS of *Vref*2.

## 4. Discussion

Table 2 summarizes the main characteristics of the proposed voltage reference on different process corners. In the temperature range from -40 to  $150 \,^{\circ}$ C, the TCs of output voltages were  $15.2 \,\text{ppm}/^{\circ}$ C and  $16.8 \,\text{ppm}/^{\circ}$ C, respectively. The mean LS was 0.11% under a supply voltage ranging from  $0.9 \,\text{V}$  to  $3.1 \,\text{V}$  at room temperature. The PSRR of *Vref1* at 100 Hz and 1 MHz was greater than  $-88.9 \,\text{dB}$  and  $-89.9 \,\text{dB}$ , respectively. The PSRR of *Vref2* at 100 Hz and 1M Hz was greater than  $-52.8 \,\text{dB}$  and  $-76.7 \,\text{dB}$ , respectively. The minimum power consumption was only  $84.1 \,\text{nW}$  at  $0.9 \,\text{V}$  supply power.

Table 2. The characteristics of the proposed voltage reference on different process corners.

| Common  | TC (-40°C-150°C) | PSRR (dB) |              | LS (0.9 V-3.1 V) | V) Min Power<br>(nW) |  |
|---------|------------------|-----------|--------------|------------------|----------------------|--|
| Corner  | (ppm/°C)         | @100 Hz   | @1 MHz (%/V) |                  |                      |  |
| Vref2tt | 16.8             | -88.9     | -52.8        | 0.11             | Q1 /                 |  |
| Vref1tt | 15.2 -89.9 -76   |           | -76.7        | 0.11             | - 01.4               |  |
| Vref2ff | 31.2             | -89.4     | -51.4        | 0.10             | 94.05                |  |
| Vref1ff | 28.5             | -90.2     | -75.1        | 0.10             | 94.00                |  |
| Vref2ss | 36.5             | -88.6     | -54.1        | 0.08             | 73.3                 |  |
| Vref1ss | 42.7             | -89.6     | -78.1        | 0.08             | 75.5                 |  |
| Vref2fs | 18.1             | -89.0     | -52.5        | 0.08             | 77 5                 |  |
| Vref1fs | 12.9             | -89.8     | -77.0        | 0.08             | - 11.5               |  |
| Vref2sf | 26.1             | -88.8     | -53.2        | 0.09             | 85.45                |  |
| Vref1sf | 29.1             | -89.8     | -76.4        | 0.09             | - 00.40              |  |

In Table 3, the main performance of the proposed voltage reference in this circuit are summarized and compared with other published voltage references. It can be noticed that the proposed reference has many advantages, such as lower temperature coefficient, higher power supply rejection ratio, lower power and occupied the smallest layout area.

| Parameter               |         | [1]        | [2]       | [3]                | [11]       | [12]       | This Work   |
|-------------------------|---------|------------|-----------|--------------------|------------|------------|-------------|
| CMOS technology (nm)    |         | 180        | 180       | 180                | 130        | 180        | 180         |
| Supply voltage (V)      |         | 0.45-1.8   | 1.3–1.8   | 1.1-1.8/0.7-1.8    | 1.2        | 0.85–2.5   | 0.9–3.1     |
| VREF (mV)               |         | 118.46     | 547       | 1090/548           | 735        | 634.1      | 320.5/281   |
| Temperature Range (/°C) |         | -40 - 125  | -40 - 140 | -40 - 120          | -40 - 120  | -20 - 80   | -40 - 150   |
| Average TC (ppm/°C)     |         | 63.6       | 1.67      | 147/114            | 9.3        | 16.3       | 16.8/15.2   |
| Line Sensitivity (%/V)  |         | 1.2        | 0.08      | 0.737/1.05         | -          | 0.086      | 0.11/0.11   |
| PSRR (dB)               | @100 Hz | -44.2      | -55       | -62/-56            | -30        | -83        | -88.9/-89.9 |
| 10101 (42)              | @1 MHz  | -26.3      | -         | -                  | -          | >-64       | -52.8/-76.7 |
| Min Power (nW)          |         | 14.4@4.5 V | -         | 100@1.1/52.5@0.7 V | 30.5@0.6 V | 202@0.85 V | 81.4@0.9 V  |
| Area (mm <sup>2</sup> ) |         | 0.012      | 0.0094    | 0.054              | 0.063      | 0.01       | 0.0086      |

Table 3. The performance comparison of proposed voltage reference.

## 5. Conclusions

The proposed circuit was designed in a standard 0.18- $\mu$ m CMOS process. The simulation results show that, at temperature ranging from -40 to 150 °C, the TCs of output voltages were 15.2 ppm/°C and 16.8 ppm/°C, respectively. The mean LS was 0.11% under a supply voltage ranging from 0.9 V to 3.1 V at room temperature. The PSRRs of *Vref1* and *Vref2* at 100 Hz and 1 MHz were greater than -88.9 dB and -89.9 dB, and -52.8 dB and -76.7 dB, respectively. The results of 2000-point Monte Carlo simulation show that the output voltages 281 mV and 320.5 mV had variation coefficients of 1.73% and 1.44%, respectively. The minimum power consumption was 84.1 nW at 0.9 V supply, and the layout area of the proposed voltage reference was 0.0086 mm<sup>2</sup>. It was more suitable for low-power fields, such as human body area networks, wearable medical devices and medical measurements, especially portable biomedical application.

Author Contributions: Conceptualization, X.S.; Formal analysis, X.S. and J.L.; Funding acquisition, H.Y.; Investigation, H.Y., T.W. and S.L.; Methodology, X.S. and J.L.; Project administration, H.L.; Resources, H.Y.; Supervision, W.X. and H.L.; Visualization, T.W. and S.L.; Writing—original draft, X.S. and J.L.; and Writing—review and editing, W.X., H.L. and B.W.

**Funding:** This research was funded by the National Natural Science Foundation of China (Grant Nos. 61861009 and 11264009), the Guangxi Natural Science Foundation (No. 2017GXNSFAA198224), GUET Excellent Graduate Thesis Program (Nos. 16YJPYSS06 and 16YJPYSS07), and Innovation Project of GUET Graduate Education (Nos. 2017YJCX35 and 2017YJCX31).

Conflicts of Interest: The authors declare no conflict of interest.

# References

- 1. Wang, Y.; Zhu, Z.; Yao, J.; Yang, Y. A 0.45-V, 14.6-nW CMOS Subthreshold Voltage Reference With No Resistors and No BJTs. *IEEE Trans. Circuits Syst. Express Briefs* **2015**, *62*, 621–625. [CrossRef]
- Chen, H.-M.; Lee, C.-C.; Jheng, S.-H.; Chen, W.-C.; Lee, B.-Y. A Sub-1 ppm/°C Precision Bandgap Reference with Adjusted-Temperature-Curvature Compensation. *IEEE Trans. Circuits Syst. Regul. Pap.* 2017, 64, 1308–1317. [CrossRef]
- Osaki, Y.; Hirose, T.; Kuroki, N.; Numa, M. 1.2-V Supply, 100-nW, 1.09-V Bandgap and 0.7-V Supply, 52.5-nW, 0.55-V Subbandgap Reference Circuits for Nanowatt CMOS LSIs. *IEEE J. Solid-State Circuits* 2013, 48, 1530–1538. [CrossRef]
- 4. Ueno, K.; Hirose, T.; Asai, T.; Amemiya, Y. A 300 nW, 15 ppm/°C, 20 ppm/V CMOS Voltage Reference Circuit Consisting of Subthreshold MOSFETs. *IEEE J. Solid-State Circuits* **2009**, *44*, 2047–2054. [CrossRef]

- 5. Ashrafi, S.F.; Atarodi, S.M.; Chahardori, M. New low voltage, high PSRR, CMOS bandgap voltage reference. In Proceedings of the IEEE International SoC Conference, Newport Beach, CA, USA, 17–20 September 2008.
- Wang, L.; Zhan, C.; Tang, J.; Liu, Y.; Li, G. A 0.9-V 33.7-ppm/°C 85-nW Sub-Bandgap Voltage Reference Consisting of Subthreshold MOSFETs and Single BJT. *IEEE Trans. VLSI Syst.* 2018, 26, 2190–2194. [CrossRef]
- Hao, Z.; Bo, Z.; Zhao-Ji, L.; Ping, L. A New CMOS Current Reference with High Order Temperature Compensation. In Proceedings of the 2006 International Conference on Communications, Circuits and Systems, Guilin, China, 25–28 June 2006; Volume 4, pp. 2189–2192.
- Duan, J.; Zhu, Z.; Deng, J.; Xu, W.; Wei, B. A Novel 0.8-V 79-nW CMOS-Only Voltage Reference With –55-dB PSRR @ 100 Hz. IEEE Trans. Circuits Syst. Express Briefs 2018, 65, 849–853. [CrossRef]
- 9. Razavi, B. *Design of Analog CMOS Integrated Circuits*, 1st ed.; Xian Jiaotong University Press: Xian, China, 2003; pp. 23–24.
- Luo, Y.; Zhang, J.; Wang, Q.; Zeng, Y.; Hu, J.; Tan, H.-Z. An ultra-low power CMOS subthreshold voltage reference. In Proceedings of the 2012 IEEE International Conference on Electron Devices and Solid State Circuit (EDSSC), Bangkok, Thailand, 3–5 December 2012.
- 11. Liu, L.; Mu, J.; Zhu, Z. A 0.55-V, 28-ppm/°C, 83-nW CMOS Sub-BGR With UltraLow Power Curvature Compensation. *IEEE Trans. Circuits Syst. I* 2018, 65, 95–106. [CrossRef]
- 12. Zeng, Y.; Li, Y.; Zhang, X.; Tan, H.-Z. Ultra-low-power, high PSRR CMOS voltage reference with negative feedback. *IET Circuits Devices Syst.* **2017**, *11*, 535–542. [CrossRef]



© 2019 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).