Next Article in Journal
AoI-Bounded Scheduling for Industrial Wireless Sensor Networks
Previous Article in Journal
A Real-Time, Open-Source, IoT-like, Wearable Monitoring Platform
Previous Article in Special Issue
Forecasting of Wind Speed and Power through FFNN and CFNN Using HPSOBA and MHPSO-BAACs Techniques
 
 
Font Type:
Arial Georgia Verdana
Font Size:
Aa Aa Aa
Line Spacing:
Column Width:
Background:
Article

DC-Link Ripple Reduction for Parallel Inverter Systems by a Novel Formulation Using Multiple Space Vector-Based Interleaving Schemes

1
Institute of Electrical, Electronics and Computer Engineering, University of the Punjab, Lahore 54590, Pakistan
2
School of Science and Engineering, Lahore University of Management Sciences, Lahore 54792, Pakistan
*
Author to whom correspondence should be addressed.
Electronics 2023, 12(6), 1496; https://doi.org/10.3390/electronics12061496
Submission received: 11 February 2023 / Revised: 5 March 2023 / Accepted: 7 March 2023 / Published: 22 March 2023

Abstract

:
This paper proposes an analytical formulation-based minimization of DC link current ripples for interleaved parallel inverter systems. Parallel inverter systems find applications in multiple fields. The interleaved superposition of the DC link currents in these systems can potentially be adjusted to mitigate the overall harmonics consequently reducing the DC link capacitor size. To this end, a widely used approach in the literature is the Fourier analysis based on interleaving focusing on dominant harmonic mitigation. However, it leaves room for a generic analytical mechanism to provide time shifts leading to an optimal reduction in DC-link ripples. The goal of this work is to target this optimal reduction by utilizing an analytical mechanism. The paper presents an alternate way of DC-link formulation in terms of the piece-wise sinusoids of inverter output currents for space vector modulation-based systems. The formulation is then used to numerically optimize the interleaved shifts for minimum ripples. Moreover, in addition to the traditional concept of fixed time interleaving, a contemporary concept of sequence-based interleaving is utilized, which is anticipated to have more flexibility in the implementation and additional switching synchronism with PWM rectifiers for back–back converters. Therefore, the sequence interleaving has also been utilized in conjunction with the proposed ripple reduction methodology. Further, an underexplored area of using the combined impact of sequence and time interleaving has also been applied in this work. These interleaving methods are shown to provide significantly improved DC-link ripple mitigation, as compared to existing methods, using numerical assessment followed by simulations and experimental evaluation.

1. Introduction

Parallel-inverter systems have been very popular among the recent power electronic systems due to various advantages in terms of switch ratings, filter sizing and cost [1]. They have many associated applications such as parallel inverter systems driving common load via galvanic isolation/integrated inductor for enhanced power ratings [2,3], segmented motor drives/integrated modular motor drives [4,5], multi-drive systems in paper mills, oil extraction, gas mining, electric vehicle traction [6], and renewable generations [7]. Driving multiple inverters from a common DC link provides several degrees of freedom including the selection of modulation technique(s), phase shift adjustments, cascaded scheduling, etc. These flexible control handles can potentially bring multiple dimensions of improvements such as power quality improvement, reduction in size and cost of switches, better networking of the system, etc. [8,9,10].
A major challenge in enhancing the performance of inverters is the ripple content in the DC-link current. These ripples are produced by the chopping effect of inverter switches, causing the DC-link current to fluctuate around the required average current, consequently requiring a large DC-link capacitor [11]. These capacitors, typically of electrolytic type, not only contribute significantly to the size, weight, and cost of the converter but also have reduced reliability due to the absorption of large current ripples [12]. The main contributor to the DC-link capacitor failure is the heating stress produced by these current ripples [13]. In addition, voltage ripples on the capacitor vary directly with current ripple as well [14]. So, improvement in the DC-link current quality, thereby reducing the capacitor size is a critical requirement in any inverter-based power electronic system.
The concept of interleaving in a parallel inverter system offers, without any additional/alternate hardware and complexity requirement, a very useful approach to address DC-link current ripple. Interleaving involves the application of time- or phase-shifted modulating carriers in a multi-inverter system as shown in Figure 1. The shift(s) in carrier angle or switching arrangement, can be adjusted to mutually nullify the impact of harmonics among individual inverters [15]. Several works assess the impact of interleaving on DC-link current for various type of carrier/space vector modulation schemes and applications [16,17,18,19,20,21,22,23,24,25,26]. Different researchers [16,17,18,19,20] have proposed standard shifts of 25% and 50% of switching time in space vector pulse width modulation (SVPWM) and sinusoidal pulse width modulation (SPWM), respectively. Among these, refs. [18,19] proposed the idea of dominant harmonic suppression at DC link using these standard shifts based on Fourier analysis, mainly for electric vehicle drive applications. Similarly, refs. [22,23] also provide the idea of the standard shift of n equal divisions of switching time for a generic phase shift in n parallel converters. All these works resort to the computation of the DC-link current in terms of its harmonic constituents and use interleaved carriers for mutual cancellation of dominant harmonic(s) by utilizing a few standard shifts in the carrier for different load conditions. However, such Fourier-based approaches for minimizing dominant harmonics offer only limited ripple reduction in the DC link. Likewise, authors in [24] considered DC-link ripple minimization for a specific case of dual-inverter-based systems considering a three-level space vector equivalent of dual two-level space vectors. They obtain the most suitable space vector from the three-level space vectors, indirectly incorporating interleaving among individual inverters. The available options for shifts among three-level space vectors remain limited. In theory, the overall ripple reduction may not be obtained by the suppression of the dominant harmonic but rather by an optimal combination of all the constituent harmonics. Consequently, the optimal values of time shifts may not necessarily be amongst the limited standard values and can be variable for different load dynamics in various applications. In this regard, refs. [25,26] have recently presented the idea of obtaining the optimal interleaving time shift for SPWM-based single-phase multi-drive systems, based on double integral Fourier series current form, using a surface plotting method. This useful idea can be extended to three-phase parallel inverter systems. Furthermore, a more systematic and practical approach to obtain the optimal solution is required in this regard.
Another common aspect in the previous works is the usage of constant shifts in the switching carriers for interleaving. However, time-varying shifts in the carrier, if employed and managed properly, can provide more flexibility and improvement. For space vector-based modulations one useful idea is to synchronize time-varying shifts with the sequence arrangement. Not only can this potentially result in the reduction in the DC-link current ripple, which can be compared with those of constant time shifts, but also offer an added benefit of feasible implementation in back–back converter systems with additional synchronization of series-connected rectifiers [27]. Authors in [27,28] have presented the idea of rearranged sequences for multi-inverter systems, as shown in Figure 1c, but they do not discuss their impact on the DC-link current ripple reduction. Similarly, the idea of applying a rearranged sequence of space vectors for different load or modulation regions has been proposed in [16]. However, its feasibility for a generic range of power factors and phase differences has not been investigated. Lastly, with the available concepts of sequence-based and fixed time-based interleaving, their combined implementation provides an additional avenue for further improvement of current quality which remains an underexplored area in the literature.
As a first contribution in this paper, a novel way of DC-link ripple minimization is presented. We resort to expressing DC-link current explicitly in terms of the switched combination of the inverter output currents. The formulations considers space vector-based modulations since it provides a straightforward DC-link current relationship with the load currents via voltage space vectors. As a result, the DC-link current expression becomes a piece-wise sinusoidal time-varying function. This formulation is generic in nature in which any switching combination of space vector-based PWM can be included in a straightforward manner and can be analysed individually or comparatively. The formulation is used to analyse the current ripple and its behaviour under different load conditions in a typical non-interleaved system. Subsequently, for a parallel two-inverter system, the mechanism of incorporating interleaving time shift in the formulation and employing numerical technique(s) to minimize the DC-link ripple content is demonstrated. The whole formulation has been discussed for conventional symmetric (SVPWM) but can be extendable for any of its variant or modified space vector modulations.
As a second contribution, in addition to constant time shift interleaving, a sequence rearrangement-based variable time interleaving mechanism is presented. We take the idea of sequence bit shifting and minimize the DC-link current ripples based on optimal bits shifted for a given sequence. With discrete shifting possibilities of sequence bits, the optimum interleaving solution is not expected to change greatly with load changes and hence is supposed to be computationally less complex compared to time shift-based interleaving.
Furthermore, a concept of combined sequence and time interleaving is presented, as a third contribution in this paper, by introducing a constant time offset in a rearranged sequence to explore for further minimization in the DC-link current ripple.
The proposed piece-wise formulation is used for comparative evaluation of all these interleaving mechanisms, for a wide variety of load conditions, which reveal the relative extent of improvement, associated computational complexity, and variation pattern of interleaving values for each interleaving method. Furthermore, the results corresponding to standard shifts proposed in the literature are also included in the performance comparison which validates the improvements offered by our proposed interleaving strategies.
The remaining paper is organised as follows: Section 2.1 presents a brief review of the established space vector pulse width modulation (SVPWM). In Section 2.2, we present the analytical piece-wise formulation of the DC-link current, analyse current ripples followed by the impact of interleaving on the current ripples using the proposed formulation and its mechanisms. Section 3 presents the numerical method for the solution of the formulation followed by the numerical results. Section 4 gives simulation and experimental results. Finally, Section 5 presents our concluding remarks.

2. Theory

2.1. Conventional SVPWM Scheme for Voltage Source Inverter

A generic three-leg two-level hex-bridge inverter is shown in Figure 2a. Space vector formulation takes the idea of transforming the output voltages V a , V b , and V c to a complex two-quadrant frame of reference, commonly called the stationary d-q frame, in terms of a complex phasor, say V θ or V as
V = 2 3 ( V a e j 0 + V b e j 2 π 3 + V c e j 4 π 3 )
In Figure 2a, the complimentary switching of the three legs can produce eight possible output voltage combinations. Corresponding space vectors are shown in Figure 2b, which comprises of six active vectors V 1 V 6 uniformly distributed in stationary d-q space, and two zero vectors V 0 and V 7 . The angular regions between any two active vectors are named as sectors, with sector 1 between V 1 and V 2 and so on. Any required three-phase output voltage transformed to this stationary d-q frame can be represented as V * θ * and would exist in the specific sector as per the value of θ * . For most applications of inverters, the required output voltages are 3-phase balanced sinusoids. For following discussion, these sinusoids are considered as V m c o s ( ω t ) , V m c o s ( ω t 2 π / 3 ) and V m c o s ( ω t + 2 π / 3 ) .
In the conventional SVPWM, any required voltage phasor V * θ * is achieved as a switched combination of active vectors enclosing the corresponding sector as well as zero vector(s) [29]. So, the output voltage V * for any sector ‘i’ can be expressed as
V * = t i T s V i + t i + 1 T s V i + 1 + t z T s V z ( t i + t i + 1 + t z = T s )
where V i , and V i + 1 are active vectors for sector ‘i’, V z represents the zero vector and T s is the switching time period. t i , t i + 1 , and t z are the switching times of the corresponding vectors and can be calculated by applying the volt–sec balance in Equation (2) as
t i = 3 V V D C T s sin ( π 3 θ 1 )
t i + 1 = 3 V V D C T s sin θ 1
t z = T s t i t i + 1
where θ 1 = m o d ( θ , π / 3 ) ( m o d stands for remainder). For balanced sinusoids described above, V = V m according to Equation (1). So the term 3 V * represents the peak value of the output line voltage, that can vary within [ 0 , V D C ] . So, the quantity 3 V V D C can be taken as the modulation index m ϵ [ 0 , 1 ] of PWM.
From the implementation perspective, the redundancy in the zero vectors can be utilized in a way to (1) minimize switching transitions, and (2) avoid simultaneous switching among inverter legs. One way is to switch both zero vectors symmetrically around active vectors, for equal times as illustrated in Table 1 as a possible switching sequence.

2.2. Formulation of Analytical Expression for Inverter’s DC-Link Currents

To understand the nature of DC-link current ripples and its link with output current, an analytical form of DC-link current is theoretically formulated in this work for SVPWM. This formulation is built on the idea of the DC-link current being a switched reflection of the output currents, as each inverter leg feeding to each individual phase works as a two-state switch between the positive and negative terminals of DC link [30]. Thus, for three-phase inverters with output currents ‘ I a ’, ‘ I b ’ and ‘ I c ’, the expression of the DC-link current ‘ i D C ’ becomes [31]:
i D C = S a I a + S b I b + S c I c
For illustration, considering the switching state of vector V 1 (1,0,0) in Figure 2a. In this state, phase A is connected to the positive end of the DC link while phases B and C are connected to the negative end. So, I a leaves the positive DC-link rail dividing in I b I c (according to Kirchoff’s Law). Hence, the current demand from the DC side would simply be I a when V 1 is switched. The same can be found from Equation (6) with ( S a , S b , S c ) = (1,0,0). If balanced sinusoidal voltage requirements are considered, the typical commercial/industrial load, being inductive in nature, would work as an inherent filter for switching harmonics in current; hence, current can be modelled as fundamental frequency sinusoids. For the balanced sinusoidal voltages described in previous section, these currents would be I m c o s ( ω t α ) , I m c o s ( ω t α 2 π / 3 ) and I m c o s ( ω t α + 2 π / 3 ) , α being the load power factor (pf) angle. In this case, i D C relations with output sinusoids can be established for other voltage vectors/switching sequences as given in Table 2.
Extending this idea for SVPWM, as two or more switching combinations are applied in one switching cycle T s of any given space vector modulation, i DC can be represented as a piece-wise function of output sinusoids in terms of switching times. Considering the conventional SVPWM presented in Table 1, active voltages V i and V i + 1 are switching for any sector i. Currents corresponding to these vectors (from Table 2) are
i DC = I m c o s ( ω t α ( i 2 ) π 3 ) f o r V i
i DC = I m c o s ( ω t α ( i 1 ) π 3 ) f o r V i + 1
Angular range for sector i is ( ( i 1 ) π 3 , i π 3 ). The angular range is shifted to a range of ( 0 , π 3 ) by substituting t a for t such that ω t = ω t a + ( i 1 ) π 3 . i DC for the above two vectors then becomes:
i DC = I m c o s ( ω t a α π 3 ) f o r V i
i DC = I m c o s ( ω t a α ) f o r V i + 1
These two current expressions are now independent of sector i which means that the behaviour of i DC is similar for each sector or i DC is periodical with the π / 6 angular period. Thus, manipulations for one sector can be extended to the entire 2 π region. For the sequence of voltage vectors presented in Table 1, this piece-wise expression for i DC can be more comprehensively presented as
i DC = 0 [ u ( t ) u ( t t i ) ] + I m c o s ( ω t a α π 3 ) [ u ( t t i ) u ( t t i i ) ] + I m c o s ( ω t a α ) [ u ( t t i i ) u ( t t i i i ) ] + 0 [ u ( t t i i i ) u ( t t i v ) ] + I m c o s ( ω t a α ) [ u ( t t i v ) u ( t t v ) ] + I m c o s ( ω t a α π 3 ) [ u ( t t v ) u ( t T s ) ]
or
i DC = I m c o s ( ω t a α π 3 ) [ u ( t t i ) u ( t t i i ) + u ( t t v ) u ( t T s ) ] + I m c o s ( ω t a α ) [ u ( t t i i ) u ( t t i i i ) + u ( t t i v ) u ( t t v ) ]
where u ( t ) represents the step function and t = m o d ( t , T s ) , showing the periodic repetition of sinusoids for every switching time. Furthermore, t i = t z 2 , t i i = t z + t 1 2 , t i i i = t z + t 1 + t 2 2 , t i v = 2 t z + t 1 + t 2 2 , t v = 2 t z + 2 t 2 + t 1 2 and T s = t z + t 1 + t 2 =switching time period, for the sequence presented in Table 1.
To validate this formulation, a theoretically synthesized DC-link current using the expression developed in Equation (12) as well as its counterpart using actual simulations is presented in Figure 3 for a pf angle of 20 and in Figure 4 for a pf angle of 45 for m = 1 . To observe at a more granular level the magnified version is also presented alongside in the respective figures. It can be seen that, besides the difference of resolution in the theoretical and simulated variants of current in the figure, these variants are similar at respective loads that verifies the proposed formulation. It can also be seen that current is actually a piece-wise function, following two sinusoidal envelopes along with constant zero segments. Hence, the proposed formulation sufficiently describes i D C mathematically and will be used in the following sections to discuss the nature of DC-link ripples, implications of interleaving shifts and consequently to develop a numerical method to minimize these ripples.

2.3. Analytical Assessment of DC-Link Current Ripple

The piece-wise formulation of DC-link current described above can be used to explain its high ripple content. As can be deduced from Equations (9) and (10), for a complete angular range of any one sector, i.e., ω t a = [ 0 , π / 3 ] , active components of i DC vary between c o s ( α ) to c o s ( π / 3 α ) and c o s ( α + π / 3 ) to c o s ( α ) , respectively, while the third component remains at zero. Note that currents in our analysis are normalized by I m . The average current computed using power balance between the DC side and three-phase output turns out to be 3 / 2 m c o s ( α ) . This current is also represented in Figure 3 and Figure 4. The variation of the DC-link current around this average value is balanced by the reactive power provided by the DC-link capacitor which is the main contributor to its size.
For larger values of m, the average current would be quite close to cos ( α ) . The term cos ( α ) at one end is expected to give a low content of ripples. At the other end of cos ( π / 3 α ) or cos ( π / 3 + α ) , the value of ripple starts increasing. This situation worsens for higher values of α as cosines tend to have a higher rate of change at angles around π / 2 . On the other hand, for lower values of m, the average current is significantly lesser while current envelopes remains same, with a higher portion of zero vector switching. Hence, the ripple content for lower m values is anticipated to be higher. The actual amount of ripples at different values of power factors and angular regions do not have straightforward trends due to the involvement of the varying switching time duration as well as varying respective current components. However, the variations of DC current as discussed here, gives significant insight into the content of ripples and its cause.

2.4. Quantification of DC-Link Current Ripple

As discussed in Section 2.3, the actual DC-link current, comprised of multiple sinusoids truncated periodically due to vector switching, contains significant ripples around the mean. The battery or rectifier system provides the mean current for the active power requirement whereas the DC-link capacitor supplies the ripple content of i DC . The root-mean-square (rms) of this ripple content of DC is given by:
i c , rms = 1 T T ( i DC i bat ) 2 d t
The mean current supplied by the battery/rectifier system i bat is 3 / 2 m I m c o s α as discussed earlier. Furthermore, i D C is periodic with π / 3 angular period. Incorporating these values in Equation (13) for i c , rms gives
i c , rms = 3 π 0 π / 3 ( i D C 3 2 m I m c o s α ) 2 d ω t
where the expression for i DC is presented in Equation (12). For numerically analysing i c , rms , the integral in Equation (14) is utilized in numerical form in this paper, i.e., i D C is the samples at the small interval of ω t (say ‘ Δ ω t ’) to calculate the switching vectors and timings. This sampled i D C at any given Δ ω t is synthesized by further resolving it in ‘K’ samples to incorporate switching segments, and taking its mean. The overall expression, normalized by I m turns out to be
i c , rms - norm = 1 I m ( 3 Δ ω t π π 3 Δ ω t ( 1 K K ( ( t k i k ) T s 3 2 m I m c o s α ) 2 ) )
i c , rms - norm is the key objective function to be minimized, for our analysis of parallel inverter systems.
In previous works, the metrics used for DC-link ripple analysis include RMS capacitor current [32], current THD [33] and DC-link current ripple factor K DC  [34]. Generic expressions for THD and K DC can be given as
THD = I harm 2 I fund = ( i DC 2 I fund 2 ) I fund
K DC = I harm 2 I fund 2 = ( i DC 2 I fund 2 ) I fund 2
It can be seen that these two quality parameters are not only alternate forms of each other, but also similar to the normalized RMS capacitor current in our case by noting that the average current is the fundamental current for DC. Only the normalization term in THD and K DC is different from our case.

2.5. Interleaved Modulation Schemes for Dual-Inverter System

The sinusoidal output current, in a typical inductive load force the DC-link current to follow the sinusoidal envelope chopped at the switching frequency and is periodic with π /3 period. This pattern with an arbitrary phase and switching time is valid for every inverter in a multi-inverter system. Therefore, control handles on the phase, switching time, and switching sequence for individual inverters relative to the others can be explored to minimize the overall ripple in the DC-link current. Different current components of individual inverters can compensate each other and can thus improve current quality.
We analyse this for an identically loaded two-inverter system (dual-inverter) fed from a common DC bus. A typical parallel-connected dual-inverter system is shown in Figure 5. Where three-phase one-load and three-phase two-load can be separate loads such as in a multi-drive system, multi-phase/segmented motors or a high-rating common load connected through suitable isolation/filter. As depicted in Figure 1b,c, introduction of interleaving shift in any space vector switching sequence can make different voltage vectors of the two inverters combine with each other, while in the absence of that shift, each vector of one inverter would combine to the same vector of other inverters. Impact of this cross combination of voltage vectors in contrast to similar vector combinations is depicted in Table 3. The table presents sinusoidal current ranges for all possible voltage vector combinations of i D C 1 and i D C 2 , considering sector 1 of SVPWM given in Table 2.
Table 3 shows that combination of the same active vector for two inverters, i.e., ( V 1 , V 1 ) or ( V 2 , V 2 ), has a significantly higher current variation range compared to that of two different active vectors. Furthermore, the combination of an active vector with a zero vector halves the ripple variation range which can be closer to the mean current for certain values of the modulation index m. Despite this surface view on the current ranges, the actual impact of these vector combination on current ripples depends on their switching time and the extent of overlap which, in turn, depends on the switching sequence implied in the individual inverter, load pf and modulation index. For this purpose, i c , r m s n o r m can be utilized to gauge the ripple content whose discrete form, in Equation (15), would be modified for the dual-inverter case as
i c , rms - norm = 1 I m 1 + I m 2 ( 3 Δ ω t π π 3 Δ ω t ( 1 K K ( ( t k 1 i k 1 + t k 2 i k 2 ) T s 3 2 m 1 I m 1 c o s α 1 + 3 2 m 2 I m 2 c o s α 2 ) 2 ) ) 1 2
where t k 2 i k 2 represents the discrete form of i DC 2 that will be applied with some form of interleaving. In continuous time, i DC 2 would appear as:
i DC = I m c o s ( ω t a α π 3 ) [ u ( t t i ) u ( t t i i ) + u ( t t v ) u ( t T s ) ] + I m c o s ( ω t a α ) [ u ( t t i i ) u ( t t i i i ) + u ( t t i v ) u ( t t v ) ]
In reference to Equation (12), t x = t x + t d for all t i t v as well as T s . i.e., a time delay ‘ t d ’ is added in each switching segment for a second inverter. Based on Equation (18), i c , r m s n o r m for the vector combinations listed in Table 3 is shown in Figure 6, for different values of the power factor and mod index m. In the figure, in addition to the depiction of a higher ripple content for similar vectors than those of cross combinations, it also appears that superiority of different cross combinations at various load scenarios are different. Hence, the interleaving shift in one inverter has to be adjusted with respect to the other so that, for a given load scenario, the overall utilization of cross combinations can produce a minimized ripple content.

2.6. Alternative Forms of Interleaving for SVPWM

General use of interleaving is realized by providing a time shift t d ϵ [ 0 , T s ] in the carrier wave, i.e., in the switching cycle of one inverter with respect to the other. It is important to note here that t d is too small to make any impact on the sine or cosine of ω t a , the magnitude of the piece-wise current at any given instant, and the corresponding switching time of any voltage vector remains practically unaffected by t d in above expression.
As SVPWM works on feeding a specific sequence of various voltage vectors to the inverter, each vector for a specified time, another possible way of interleaving in SVPWM is the sequence rearrangement. i.e., one or more bits of one inverter’s sequence is shifted with respect to the other. As an example, if the V 0 , V 1 , V 2 , V 7 , V 2 , V 1 sequence is given to one inverter during sector 1 (Table 1) the other inverter(s) can be fed with V 1 , V 2 , V 7 , V 2 , V 1 , V 0 or V 2 , V 7 , V 2 , V 1 , V 0 , V 1 and so on. The cyclic repetition of these switching sequences ensures that the overall symmetry of switching in the sequence-shifted version remains intact. The only difference is when one or more bits lag or lead in one inverter’s switching sequence with respect to the other. This rearrangement can also be viewed in terms of time shift, yet the shifts comprise of some combination of vector switching times t z , t 1 and t 2 . Thus, the time shift here is not static and changes with ω t a during one hexagonal period as t z , t 1 and t 2 are functions of ω t a . Moreover, for any given switching sequence of SVPWM, there are discrete possibilities of rearrangements owing to the limited permutations of the actual sequence. As shown in Table 1, the switching sequence consists of six bits; hence, six possible sequence shifts can be applied.
For the sake of discussion, incorporation of time shift t d in one inverter switching time is named as time interleaving, while rearranging a sequence of one inverter is termed sequence interleaving. Furthermore, in this work, time interleaving will also be combined with sequence rearrangement, i.e., a time shift in the switching period of a rearranged sequence can be applied on one inverter to obtain further improvement in the DC-link current. This combined interleaving will be termed sequence+time interleaving from here onwards.

3. Methodology

With the possible interleaving scenarios discussed in Section 2.6, the upfront challenge is to find a suitable value of t d for minimized i c , rms in Equation (18). For the case of sequence interleaving, there are limited permutations possible as discussed, and hence for any given load characteristics, numerically finding the optimal sequence shift among discrete possibilities is relatively simple. However, for time interleaving or sequence+time interleaving t d ϵ [ 0 , T s ] is continuous and its most suitable value needs to be computed. For this purpose, incorporation of i DC 1 and i DC 2 from Equations (12) and (19) into Equation (18) results in a multiple indefinite combination of sinusoids, due to the currently unknown t d , with a sinusoidally varying time step function. Thus, the expression of this i c , rms comes out to be an intractable function ruling out a closed form analytical solution. Hence, a numerical method is devised in this work to search for the suitable interleaving shift for reduced ripple contents.

3.1. Numerical Search Algorithm

Devising an efficient numerical/heuristic method is not the main target of this work, rather the mathematical quantization of benefits is where our focus lies. As there is a single parameter of optimization t d with a well-defined and limited range [ 0 , T s ] , solving the problem offline could result in high accuracy if the exhaustive search is utilized to find t d for the minimum current ripple [35]. Here we conduct an exhaustive search as a one-dimensional/line search method to discretized each value of the decision variable, i.e., interleaving shift is evaluated to achieve the extreme value of the objective function, i c , rms here. The detailed algorithm for the current case is presented in Algorithm 1.
Algorithm 1: Linear search algorithm for the min. cap ripple current and corresponding interleaving shift
Data: Mod. indexes ‘ m 1 , m 2 ’, load pf angles ‘ α 1 , α 2
Electronics 12 01496 i001   Result: Minimized ripple current i c r m s and corresponding t d
In Algorithm 1, lines 5–16 accomplish the computation of i c , rms for the dual-inverter case, in discretized form as in Equation (18). This computation is performed in an outer loop which traverses the interleave shift t d within [ 0 , 1 ] ( T s is normalized to ‘1’) using an increment of Δ t d . Moreover, synthesis of i d c , 2 in line 11 of the algorithm can also opt for a sequence rearrangement as described in the associated comment. The choice of increment Δ t d is important for the accuracy of obtained interleaving shift t d corresponding to the minimum i c , rms . Similarly, size of the angular increment Δ ω t (line 15 of the algorithm) and sampling size of current ‘K’ within an angular segment is also vital for accurate computation of the i c , rms . For this, various values of this incremental sizes can be checked on a one-test case to see the impact on accuracy. This has been performed in Figure 7 and Figure 8 for matching loads on dual-inverters with a two-bit-shifted sequence fed to i D C , 2 . As Δ t d and the fraction 1 K has to be combined in the algorithm, as depicted in the comment of line 11, they are thus kept the same in this test run, as shown in Figure 7a, for constant Δ ω t . Here, although changing Δ t d to smaller values does change the optimal result within a specific region, the broad region of results remain same. As will be seen, the broad region of interleaving will be of more interest for practical feasibility. Furthermore, the corresponding i c , rms - norm for closely spaced optimal answers for different Δ t d remain similar, as depicted in Figure 7b. Therefore, Δ t d = 1 K = 0.01 is considered a suitable increment for further analysis.
After this, Δ ω t is varied for a constant Δ t d and 1 K in Figure 7c and the corresponding i c , rms - norm is shown in Figure 7d, where the same trend of a similar broad region with even more similarity in i c , rms - norm can be observed. Hence, Δ ω t = 0 . 1 is considered sufficient for the subsequent analysis.

3.2. Numerical Results

Algorithm 1 is applied for sequence+time interleaving for each of the six possible sequence rearrangements, with the default sequence rearrangement representing time interleaving only. Similarly for sequence interleaving, Algorithm 1 can be used by applying the outer loop with only six possible values of dynamically changing time shifts, instead of the whole range of t d . For instance, if V 0 , V 1 , V 2 , V 7 , V 2 , V 1 is the actual sequence applied, t d = 0.5 t z represents a one-bit shift, i.e., V 1 , V 2 , V 7 , V 2 , V 1 , V 0 and so on. In other words, for sequence interleaving, computational burden of the outermost loop can be practically avoided. For any selected Δ t d = 1 K , this computational burden can be approximated as O ( 1 Δ t d ) or O ( K ) .
The proposed numerical algorithm has been run for various load combinations of a dual-inverter system, each representing a specific scenario. These results can be extrapolated to other situations. For each combination, results have been taken for a wide range of load power factors. The following are the five load combination scenarios that have been analysed:
  • Equal loads on both inverters with mod index m = 1 (Figure 9)
  • Equal loads on both inverters with mod index m = 0.5 (Figure 10)
  • Different mod. index on 2 inverters, m 1 = 1 and m 2 = 0.7 (Figure 11)
  • Equal loads (and m = 1) with 20 power factor angle difference among inveters (Figure 12)
  • Equal loads (and m = 1) but 30 phase difference among inverters (Figure 13)
Figure 9. For equal load and mod.index = 1. (a) Optimal time shifts (combined with seq shifts). (b) i c , rms for seq+opt time shifts. (c) i c , rms for only seq shifts. (d) Comparative i c , rms for different interleaving shifts.
Figure 9. For equal load and mod.index = 1. (a) Optimal time shifts (combined with seq shifts). (b) i c , rms for seq+opt time shifts. (c) i c , rms for only seq shifts. (d) Comparative i c , rms for different interleaving shifts.
Electronics 12 01496 g009
For each case, numerical results contains
(a)
Optimal time shifts with and without sequence shift(s);
(b)
Corresponding RMS capacitor current (normalized to the combined peak value) for each optimal time shift;
(c)
RMS capacitor current (normalized) for only sequence shifts;
(d)
Comparison of the min RMS current for only sequence shift, only time shift, and sequence+time shift, along with the RMS current corresponding to standard shifts of 0.5 T s and 0.25 T s .
Figure 10. For equal load and mod.index = 0.5. (a) Optimal time shifts (combined with seq shifts). (b) i c , rms for seq+opt time shifts. (c) i c , rms for only seq shifts. (d) Comparative i c , rms for different interleaving shifts.
Figure 10. For equal load and mod.index = 0.5. (a) Optimal time shifts (combined with seq shifts). (b) i c , rms for seq+opt time shifts. (c) i c , rms for only seq shifts. (d) Comparative i c , rms for different interleaving shifts.
Electronics 12 01496 g010
Figure 11. For load 1 at mod.index = 1, and load 2 at mod.index = 0.7. (a) Optimal time shifts (combined with seq shifts). (b) i c , rms for seq+opt time shifts. (c) i c , rms for only seq shifts. (d) Comparative i c , rms for different interleaving shifts.
Figure 11. For load 1 at mod.index = 1, and load 2 at mod.index = 0.7. (a) Optimal time shifts (combined with seq shifts). (b) i c , rms for seq+opt time shifts. (c) i c , rms for only seq shifts. (d) Comparative i c , rms for different interleaving shifts.
Electronics 12 01496 g011
Figure 12. For equal load, a mod.index = 1 and a pf angle difference of 20 . (a) Optimal time shifts (combined with seq shifts). (b) i c , rms for seq+opt time shifts. (c) i c , rms for only seq shifts. (d) Comparative i c , rms for different interleaving shifts.
Figure 12. For equal load, a mod.index = 1 and a pf angle difference of 20 . (a) Optimal time shifts (combined with seq shifts). (b) i c , rms for seq+opt time shifts. (c) i c , rms for only seq shifts. (d) Comparative i c , rms for different interleaving shifts.
Electronics 12 01496 g012
Figure 13. For equal load, a mod.index = 1 and a phase difference of 30 . (a) Optimal time shifts (combined with seq shifts). (b) i c , rms for seq+opt time shifts. (c) i c , rms for only seq shifts. (d) Comparative i c , rms for different interleaving shifts.
Figure 13. For equal load, a mod.index = 1 and a phase difference of 30 . (a) Optimal time shifts (combined with seq shifts). (b) i c , rms for seq+opt time shifts. (c) i c , rms for only seq shifts. (d) Comparative i c , rms for different interleaving shifts.
Electronics 12 01496 g013
In scenario a of Figure 9, Figure 10, Figure 11, Figure 12 and Figure 13, it can be observed that, for each of the sequence interleaving, the offset time t d has values close vicinity to specific regions of the load power factors. Hence, from a practical implementation perspective, a staircase set of t d or a constant t d , approximated for instances through linear regression, can be pre-fed to the controller for specific ranges of pf angles and loads.
Scenario b in Figure 9, Figure 10, Figure 11, Figure 12 and Figure 13 presents the corresponding i c , rms for these optimal time shifts, which are comparably close to one another, at any given load scenario and pf angle. However, the minima of these i c , rms change throughout these load pfs. For applications where mutual load variations are relatively small, such as segmented motor drives, it allows the use of the predetermined value of sequence shift and corresponding approximated t d , as described above, to be given to the controller. This will provide a trade-off between optimization and computational complexity. One possible way of such an approximation is shown in Table 4 for the mentioned load cases and pf angle ranges. For cases where multiple sequence shifts gives highly close i c , rms at their respective t d , the sequence shift with the most stable t d can be selected. The same is reflected for case 2 in Table 4 via Figure 10b. However, this predetermined look-up table method may not be feasible in a system with dynamically changing loads and mutual phases/pfs, such as multi-motor drives. For which we move to scenario c.
Scenario c in Figure 9, Figure 10, Figure 11, Figure 12 and Figure 13 shows normalized i c , rms for only sequence interleaving. This particular scenario has only six discrete possibilities which reduces the overall computational complexity. Furthermore, in all the five cases utilized, the results of 4-bit shifts show consistently good results for almost the entire range of load pfs. This makes it a highly suitable option where reduced computation complexity at the cost of an overall minimization of the objective function can be employed.
To observe the mutual impact of these different types of interleaving, scenario d in Figure 9, Figure 10, Figure 11, Figure 12 and Figure 13 provides a mutual comparison of sequence interleaving, time interleaving, and seq+time interleaving with no interleaving scenario shown as the base case. In addition, RMS currents corresponding to standard time shifts of 0.5 T s and 0.25 T s , as prescribed in previous works, for dominant harmonic suppression based on Fourier analysis, are also included here to compare our approach with the literature. As per the results, the impact of standard interleaving of 0.5 T s and 0.25 T s , given in the literature, is significantly lower than our proposed methods of optimal interleaving for almost every given load combination. This validates the need for optimization in DC-link quality improvement instead of applying standard shifts. Among the three alternative variants of optimal interleaving we proposed, it can be seen that for all given cases, sequence+time interleaving gives the lowest possible results of i c , rms and therefore DC-link current ripple, while time interleaving and sequence interleaving alone have different load regions of mutual superiority. However, compared to the no interleaving scenario, the improvement is significant for all types of interleaving and their mutual differences are relatively small. In summary, the sequence+time interleaving can be considered the most optimal way of improving DC-link current quality but using only sequence interleaving, a slightly higher ripple value with a much lower computational cost for dynamic loads can be employed.

4. Simulation and Hardware Results

To validate the numerically solved optimal interleaving patterns, the simulations have been carried out on a dual-inverter-based AC system in MATLAB/SIMULINK for a similar load pf range used in the numerical solutions. The simulation was tested on a line voltage and three-phase power requirement of 400 V (at mod index m = 1) and 2000 VA, respectively. Symmetric SVPWM, as presented in Table 1 and correspondingly used in the numerical results, was fed to the inverter with Ts = 100 us (fs = 10 kHz). Load impedance magnitude was kept constant for all the power factors and inductive and resistive components were varied accordingly for each pf, so that a similar comparison with numerical results can be accomplished. Results of the first load scenario described above (Figure 9) have been presented for comparative analysis. i c , rms results from these simulations (dashed ’–’ lines) have been plotted along with their numerical solution counterparts (solid lines with the same colour). For sequence interleaving, all possible combinations have been compared, and the results are shown in Figure 14a.
These simulated results can be observed to be very close to the numerical results, confirming the validity of the analytical formulation of the DC-link current as well as the associated ripple-minimizing algorithm. Slight differences between the two results may be attributed to the impact of approximating the current as a pure sinusoid for numerical formulation.
For sequence+time interleaving, the method described in Table 4 for approximating the optimal sequence with the corresponding t d was utilized in the simulation. Furthermore, the suitability of the identified t d in Table 4 is depicted by utilizing five different t d of 0 T s (no time shift), 0.25 T s , 0.5 T s , 0.65 T s , and 0.8 T s on the identified optimal sequence shift, i.e., four-bit shifts for till 20 pf angle and five-bit shifts afterwards for case 1. Figure 14b shows the comparison between the simulation and numerical results. It can be observed, that for five-bit shifts (of pf angles higher than 20 ), t d = 0.8 T s which is totally in line with Table 4. For a five-bit-shifted sequence, the optimal time shift range identified is 0.1 T s 0.15 T s as shown in Table 4, so for our discrete shifts, minimum i c , rms coexist at t d = 0 T s , 0.25 T s and 0.8 T s which is near-optimal if compared with Figure 9. Hence, by selecting a few discrete values of time shift we can obtain a near optimal result. So, this method can be used to apply sequence+time interleaving with reduced computational complexity for near-optimum results. Alternatively, a two-stage process can be used to reach the optimal value by first identifying a close approximation of the optimal time shift and then carrying out a limited exhaustive search. It is pertinent to note that simulations for only time shifts have not been shown here as the method of providing standard time shifts without any sequence rearrangements is already covered in combined sequence+time shift simulations.
For hardware results, two independent inverter systems have been developed. These identical inverter systems employ IGBT hex-bridge inverter modules by Infineon technology along with independent gate drive circuitry. For synchronized operation, both inverters are controlled by a common STM32-f4 controller, that is used to feed each individual inverter with 10 kHz SVPWM (given in Table 1) with different values of mutual interleaving. In order to incorporate sequence interleaving, a rearranged/shifted sequence of SVPWM has been provided to the second inverter with respect to the first and the corresponding time sections for the three legs of the inverters are varied, while the time interleaving is provided as a counter offset in the controller. Hence, in the sequence+time interleaving, both mechanisms are simultaneously applied, i.e., a counter offset is given to the already rearranged time sections for the inverter legs. The inductive loads comprising the power resistors and the high-frequency inductors both with a current rating of 2 A, are used in a star configuration supplied by the prototype voltage supply rated at 60 V. Two variants of loads were used for different power factors. The hardware setup is shown in Figure 15 and the corresponding results of the DC current waveform are presented for the 20 and 60 in Figure 16 and Figure 17, respectively, for sequence interleaving, and in Figure 18 and Figure 19, for sequence+time interleaving. In these waveforms it can be seen that the overall envelope for the DC-link current, compared to the non-interleaving case (same sequence mentioned in the figures), tends to reduce for different values of interleaving. Furthermore, the envelope for the optimal sequence tends to be the smallest. For instance, in the sequence only interleaving case, in Figure 16 and Figure 17, the envelope for a four-bit-shifted sequence, which is the optimal sequence shift from Figure 9c, appears to be the lowest. The same trend can be seen for sequence+time interleaving as well. Moreover the quantified comparison of these practical results has been performed by computing the i c , rms for each of these waveform and presented in terms of bar graphs in Figure 20a for sequence interleaving and in Figure 20b for sequence+time interleaving. Comparing these bar graphs with Figure 14, the differences in the relative order of magnitude of i c , rms for the different shift values can be observed between the simulation and practical results. These differences can be attributed to the inherent non-linearities and noises associated with the real-life system. However, the relative trend of variation in Figure 20 is similar to that in Figure 14 at respective pf angle values. This shows that the proposed formulation and approach of obtaining the minimized DC-link current ripples as well as mutual comparisons among the sequence and time interleaving are feasible for practical implementation even with the incorporation of practical non-idealities.

5. Conclusions

A comprehensive evaluation shows that the proposed method of minimization of the DC-link ripple current is effective and practicable compared to the existing concept of standard shifts. As depicted in Section 3.2, the improvement produced by the proposed methods of interleaving is significantly better than the existing static shift methods under a wide region of individual and mutual load variations discussed. Thus, these methods can apply to a large variety of multi-inverter applications where different kinds of load variability are required.
In addition, testing reveals the relative performance merits of sequence-, time- and sequence+time-based interleaving for different ranges of power factors and load characteristics. We find that sequence interleaving is effective in DC-link current quality improvements with a significantly lower computational complexity. In terms of ripple reduction, the combined impact of sequence+time interleaving is better. However, as discussed with Algorithm 1, and then in terms of numerical results, a higher computational burden and a two-stage process of optimization is needed. Furthermore, the time shift values also tend to have variation with changing loads. Hence, sequence+time shifts can provide a higher level of DC-link improvement with added computational cost. A trade-off in computational cost and minimization of the objective function in practical systems can be achieved by a near-optimal approximation of the sequence+time shift with discrete pre-defined values. The pre-defined values can be calculated offline, especially in applications where load variations are low. The sequence-based interleaving has limited permutation shifts and tends to have similar bit shifts for minimum DC-link ripples. Sequence-based interleaving results in significantly lower computations and memory requirements, for pre-defined values storage, at the expense of slightly reducing quality improvements.
Lastly, our proposed formulation is generally applicable to any variant of conventional or modified space vector-based modulation by replacing the respective sinusoid segments and associated time periods. This paves a way to extend the interleaving concept to existing modulation schemes aiming for different improvement metrics, such as common-mode voltage reduction.

Author Contributions

Conceptualization, A.A.K. and N.A.Z.; methodology, A.A.K. and N.A.Z.; software, A.A.K.; validation, A.A.K., N.A.Z. and M.J.I.; formal analysis, A.A.K. and N.A.Z.; investigation, A.A.K.; resources, N.A.Z. and M.J.I.; data curation, A.A.K. and N.A.Z.; writing—original draft preparation, A.A.K.; writing—review and editing, N.A.Z.; visualization, A.A.K.; supervision, M.J.I.; project administration, M.J.I.; funding acquisition, N.A.Z. and M.J.I. All authors have read and agreed to the published version of the manuscript.

Funding

This research received no external funding.

Data Availability Statement

Not applicable.

Conflicts of Interest

The authors declare no conflict of interest.

Abbreviations

The following abbreviations are used in this manuscript:
SVPWMSpace vector pulse width modulation
SPWMSinusoidal pulse width modulation
RMSRoot-mean-square
THDTotal harmonic distortion
IGBTInsulated date bipolar transistor

References

  1. Yu, X.; Khambadkone, A.M. Reliability Analysis and Cost Optimization of Parallel-Inverter System. IEEE Trans. Ind. Electron. 2012, 59, 3881–3889. [Google Scholar] [CrossRef]
  2. Shukla, K.; Malyala, V.; Maheshwari, R. A Novel Carrier-Based Hybrid PWM Technique for Minimization of Line Current Ripple in Two Parallel Interleaved Two-Level VSIs. IEEE Trans. Ind. Electron. 2018, 65, 1908–1918. [Google Scholar] [CrossRef]
  3. Voldoire, A.; Schanen, J.L.; Ferrieux, J.P.; Gautier, C.; Saber, C. Analytical Calculation of DC-Link Current for N-Interleaved 3-Phase PWM Inverters Considering AC Current Ripple. In Proceedings of the 2019 21st European Conference on Power Electronics and Applications (EPE ’19 ECCE Europe), Genova, Italy, 3–5 September 2019; pp. P.1–P.10. [Google Scholar] [CrossRef]
  4. Su, G.J.; Tang, L.; Ayers, C.; Wiles, R. An inverter packaging scheme for an integrated segmented traction drive system. In Proceedings of the 2013 IEEE Energy Conversion Congress and Exposition, Denver, CO, USA, 15–19 September 2013; pp. 2799–2804. [Google Scholar] [CrossRef]
  5. Raherimihaja, H.J.; Zhang, Q.; Xu, G.; Zhang, X. Integration of Battery Charging Process for EVs Into Segmented Three-Phase Motor Drive With V2G-Mode Capability. IEEE Trans. Ind. Electron. 2021, 68, 2834–2844. [Google Scholar] [CrossRef]
  6. Kumar, D.; Wheeler, P.; Clare, J.; Kim, T.W. Multi-motor drive system based on a two-stage direct power conversion topology for aerospace applications. In Proceedings of the 2008 4th IET Conference on Power Electronics, Machines and Drives, York, UK, 2–4 April 2008; pp. 607–610. [Google Scholar] [CrossRef]
  7. Li, R.; Xu, D. Parallel Operation of Full Power Converters in Permanent-Magnet Direct-Drive Wind Power Generation System. IEEE Trans. Ind. Electron. 2013, 60, 1619–1629. [Google Scholar] [CrossRef]
  8. Al Sakka, M.; Geury, T.; Dhaens, M.; Al Sakka, M.; Chakraborty, S.; El Baghdadi, M.; Hegazy, O. Comparative Analysis of Single-Input Multi-Output Inverter Topologies for Multi-motor Drive Systems. In Proceedings of the 2020 Fifteenth International Conference on Ecological Vehicles and Renewable Energies (EVER), Monte Carlo, Monaco, 10–12 September 2020; pp. 1–12. [Google Scholar]
  9. Al Sakka, M.; Geury, T.; Dhaens, M.; Al Sakka, M.; El Baghdadi, M.; Hegazy, O. Reliability and Cost Assessment of Fault-Tolerant Inverter Topologies for Multi-Motor Drive Systems. In Proceedings of the EPE 2021 23rd European Conference on Power Electronics and Applications, Virtual, 6–10 September 2021. [Google Scholar]
  10. Wang, H.; Huang, S.; Kumar, D.; Wang, Q.; Deng, X.; Zhu, G.; Wang, H. Lifetime Prediction of DC-Link Capacitors in Multiple Drives System Based on Simplified Analytical Modeling. IEEE Trans. Power Electron. 2021, 36, 844–860. [Google Scholar] [CrossRef]
  11. Bierhoff, M.H.; Fuchs, F.W. DC-Link Harmonics of Three-Phase Voltage-Source Converters Influenced by the Pulsewidth-Modulation Strategy—An Analysis. IEEE Trans. Ind. Electron. 2008, 55, 2085–2092. [Google Scholar] [CrossRef]
  12. Vogelsberger, M.A.; Wiesinger, T.; Ertl, H. Life-Cycle Monitoring and Voltage-Managing Unit for DC-Link Electrolytic Capacitors in PWM Converters. IEEE Trans. Power Electron. 2011, 26, 493–503. [Google Scholar] [CrossRef]
  13. Wang, H.; Liserre, M.; Blaabjerg, F. Toward Reliable Power Electronics: Challenges, Design Tools, and Opportunities. IEEE Ind. Electron. Mag. 2013, 7, 17–26. [Google Scholar] [CrossRef] [Green Version]
  14. Vujacic, M.; Dordevic, O.; Grandi, G. Evaluation of DC-Link Voltage Switching Ripple in Multiphase PWM Voltage Source Inverters. IEEE Trans. Power Electron. 2020, 35, 3478–3490. [Google Scholar] [CrossRef]
  15. Yang, Y.; Davari, P.; Blaabjerg, F.; Zare, F. Load-independent harmonic mitigation in SCR-fed three-phase multiple adjustable speed drive systems with deliberately dispatched firing angles. IET Power Electron. 2018, 11, 727–734. [Google Scholar]
  16. Mao, X.; Jain, A.K.; Ayyanar, R. Hybrid Interleaved Space Vector PWM for Ripple Reduction in Modular Converters. IEEE Trans. Power Electron. 2011, 26, 1954–1967. [Google Scholar] [CrossRef]
  17. Su, G.J.; Tang, L. A segmented traction drive system with a small dc bus capacitor. In Proceedings of the 2012 IEEE Energy Conversion Congress and Exposition (ECCE), Raleigh, NC, USA, 15–20 September 2012; pp. 2847–2853. [Google Scholar] [CrossRef]
  18. Ye, H.; Emadi, A. An interleaving scheme to reduce DC-link current harmonics of dual traction inverters in hybrid electric vehicles. In Proceedings of the 2014 IEEE Applied Power Electronics Conference and Exposition—APEC 2014, Fort Worth, TX, USA, 16–20 March 2014; pp. 3205–3211. [Google Scholar] [CrossRef]
  19. Bhattacharya, S.; Mascarella, D.; Joos, G. Interleaved SVPWM and DPWM for dual three-phase inverter-PMSM: An automotive application. In Proceedings of the 2014 IEEE Transportation Electrification Conference and Expo (ITEC), Dearborn, MI, USA, 15–18 June 2014; pp. 1–6. [Google Scholar] [CrossRef]
  20. Wang, J.; Li, Y.; Han, Y. Integrated Modular Motor Drive Design With GAN Power FETs. IEEE Trans. Ind. Appl. 2015, 51, 3198–3207. [Google Scholar] [CrossRef]
  21. Wang, Z.; Chen, J.; Cheng, M.; Chau, K.T. Field-Oriented Control and Direct Torque Control for Paralleled VSIs Fed PMSM Drives With Variable Switching Frequencies. IEEE Trans. Power Electron. 2016, 31, 2417–2428. [Google Scholar] [CrossRef]
  22. Lyu, X.; Li, Y.; Cao, D. DC-Link RMS Current Reduction by Increasing Paralleled Three-Phase Inverter Module Number for Segmented Traction Drive. IEEE J. Emerg. Sel. Top. Power Electron. 2017, 5, 171–181. [Google Scholar] [CrossRef]
  23. Uğur, M.; Keysan, O. DC link capacitor optimization for integrated modular motor drives. In Proceedings of the 2017 IEEE 26th International Symposium on Industrial Electronics (ISIE), Edinburgh, UK, 19–21 June 2017; pp. 263–270. [Google Scholar] [CrossRef]
  24. Shukla, K.; Maheshwari, R. Implementation of 3L DPWM Techniques for Parallel Interleaved 2L VSIs. IEEE Trans. Ind. Appl. 2019, 55, 7604–7613. [Google Scholar] [CrossRef]
  25. Baburajan, S.; Wang, H.; Kumar, D.; Wang, Q.; Blaabjerg, F. DC-Link Current Harmonic Mitigation via Phase-Shifting of Carrier Waves in Paralleled Inverter Systems. Energies 2021, 14, 4229. [Google Scholar] [CrossRef]
  26. Baburajan, S.; Wang, H.; Mandrile, F.; Yao, B.; Wang, Q.; Kumar, D.; Blaabjerg, F. Design of Common DC-Link Capacitor in Multiple-Drive System Based on Reduced DC-Link Current Harmonics Modulation. IEEE Trans. Power Electron. 2022, 37, 9703–9717. [Google Scholar] [CrossRef]
  27. Kumar, D.; Wheeler, P.W.; Clare, J.C.; Empringham, L. A multi-drive system based on a two-stage matrix converter. In Proceedings of the 2008 13th International Power Electronics and Motion Control Conference, Poznan, Poland, 1–3 September 2008; pp. 207–212. [Google Scholar] [CrossRef]
  28. Kumar, D.; Wheeler, P.W.; Clare, J.C.; Kim, T.W. Weight/volume effective multi-drive system based on two-stage matrix converter. In Proceedings of the 2008 34th Annual Conference of IEEE Industrial Electronics, Orlando, FL, USA, 10–13 November 2008; pp. 2782–2787. [Google Scholar] [CrossRef]
  29. Bose, B.K. Power Electronics and Motor Drives: Advances and Trends; Academic Press: Cambridge, MA, USA, 2020. [Google Scholar]
  30. Ziogas, P.D.; Photiadis, P.N.D. An Exact Input Current Analysis of Ideal Static PWM Inverters. IEEE Trans. Ind. Appl. 1983, IA-19, 281–295. [Google Scholar] [CrossRef]
  31. Kolar, J.W.; Round, S.D. Analytical calculation of the RMS current stress on the DC-link capacitor of voltage-PWM converter systems. IEE Proc.-Electr. Power Appl. 2006, 153, 535–543. [Google Scholar]
  32. Nishizawa, K.; Itoh, J.I.; Odaka, A.; Toba, A.; Umida, H. Current Harmonic Reduction Based on Space Vector PWM for DC-Link Capacitors in Three-Phase VSIs Operating Over a Wide Range of Power Factor. IEEE Trans. Power Electron. 2019, 34, 4853–4867. [Google Scholar] [CrossRef]
  33. Yang, Y.; Davari, P.; Zare, F.; Blaabjerg, F. Enhanced Phase-Shifted Current Control for Harmonic Cancellation in Three-Phase Multiple Adjustable Speed Drive Systems. IEEE Trans. Power Deliv. 2017, 32, 996–1004. [Google Scholar] [CrossRef] [Green Version]
  34. Hava, A.M.; Ün, E. Performance Analysis of Reduced Common-Mode Voltage PWM Methods and Comparison With Standard PWM Methods for Three-Phase Voltage-Source Inverters. IEEE Trans. Power Electron. 2009, 24, 241–252. [Google Scholar] [CrossRef]
  35. Pedregal, P. Introduction to Optimization; Springer Science & Business Media: Berlin/Heidelberg, Germany, 2006; Volume 46. [Google Scholar]
Figure 1. Idea of interleaving (a). In carrier-based PWM schemes (b). As time shift in space vector-based modulations (c). As sequence rearrangements in space vector-based modulations.
Figure 1. Idea of interleaving (a). In carrier-based PWM schemes (b). As time shift in space vector-based modulations (c). As sequence rearrangements in space vector-based modulations.
Electronics 12 01496 g001
Figure 2. Three-phase two-level inverter (a). Original representation (b). Corresponding space vector formulation in stationary d-q frame.
Figure 2. Three-phase two-level inverter (a). Original representation (b). Corresponding space vector formulation in stationary d-q frame.
Electronics 12 01496 g002
Figure 3. DC−link current for load pf angle = 20 . (a) Theoretically synthesized (using piece-wise formulation). (b) Its simulated counterpart.
Figure 3. DC−link current for load pf angle = 20 . (a) Theoretically synthesized (using piece-wise formulation). (b) Its simulated counterpart.
Electronics 12 01496 g003
Figure 4. DC−link current for load pf angle = 45 . (a) Theoretically synthesized (using piece-wise formulation). (b) Its simulated counterpart.
Figure 4. DC−link current for load pf angle = 45 . (a) Theoretically synthesized (using piece-wise formulation). (b) Its simulated counterpart.
Electronics 12 01496 g004
Figure 5. Typical three-phase parallel-connected dual-inverter system.
Figure 5. Typical three-phase parallel-connected dual-inverter system.
Electronics 12 01496 g005
Figure 6. Capacitor RMS current depiction for space vector mutual combinations.
Figure 6. Capacitor RMS current depiction for space vector mutual combinations.
Electronics 12 01496 g006
Figure 7. (a) Impact of changing the time shift increment in accuracy of the result in Algorithm 1, (b) corresponding to i c , r m s .
Figure 7. (a) Impact of changing the time shift increment in accuracy of the result in Algorithm 1, (b) corresponding to i c , r m s .
Electronics 12 01496 g007
Figure 8. (a) The impact of changing the angular increment in accuracy of the result in Algorithm 1, (b) corresponding to i c , r m s .
Figure 8. (a) The impact of changing the angular increment in accuracy of the result in Algorithm 1, (b) corresponding to i c , r m s .
Electronics 12 01496 g008
Figure 14. Simulation results compared with the numerical results for RMS cap current for (a) sequence shifts and (b) sequence+discrete time shifts.
Figure 14. Simulation results compared with the numerical results for RMS cap current for (a) sequence shifts and (b) sequence+discrete time shifts.
Electronics 12 01496 g014
Figure 15. Hardware Setup.
Figure 15. Hardware Setup.
Electronics 12 01496 g015
Figure 16. Experimental DC−link current for sequence-shifted interleaving at 20 pf angle.
Figure 16. Experimental DC−link current for sequence-shifted interleaving at 20 pf angle.
Electronics 12 01496 g016
Figure 17. Experimental DC−link current for sequence-shifted interleaving at 60 pf angle.
Figure 17. Experimental DC−link current for sequence-shifted interleaving at 60 pf angle.
Electronics 12 01496 g017
Figure 18. Experimental DC−link current for sequence+time-shifted interleaving at 20 pf angle.
Figure 18. Experimental DC−link current for sequence+time-shifted interleaving at 20 pf angle.
Electronics 12 01496 g018
Figure 19. Experimental DC−link current for sequence + time-shifted interleaving at 60 pf angle.
Figure 19. Experimental DC−link current for sequence + time-shifted interleaving at 60 pf angle.
Electronics 12 01496 g019
Figure 20. RMS capacitor currents obtained from the hardware results for (a) sequence shifts and (b) sequence+time shifts.
Figure 20. RMS capacitor currents obtained from the hardware results for (a) sequence shifts and (b) sequence+time shifts.
Electronics 12 01496 g020
Table 1. Switching details for the SVPWM scheme.
Table 1. Switching details for the SVPWM scheme.
Sector No.123456
Angle Range ( 0 , π / 3 ) ( π / 3 , 2 π / 3 ) ( 2 π / 3 , π ) ( π , 4 π / 3 ) ( 4 π / 3 , 5 π / 3 ) (5 π / 3 , 2 π )
Required VectorsV1,V2,V0,V7V2,V3,V0,V7V3,V4,V0,V7V4,V5,V0,V7V5,V6,V0,V7V6,V1,V0,V7
Possible Sequence012721723032034743745054056765761016
Order of time segments t i , t i + 1 , and t z for given sequence: t z 2 , t i 2 , t i + 1 2 , t z 2 , t i + 1 2 , t i 2
Table 2. DC input current in terms of output phase currents.
Table 2. DC input current in terms of output phase currents.
Space VectorInput Current ‘ I DC
V 1 ( 1 , 0 , 0 ) I a = I m c o s ( ω t α )
V 2 ( 1 , 1 , 0 ) I c = I m c o s ( ω t α π / 3 )
V 3 ( 0 , 1 , 0 ) I b = I m c o s ( ω t α 2 π / 3 )
V 4 ( 0 , 1 , 1 ) I a = I m c o s ( ω t α π )
V 5 ( 0 , 0 , 1 ) I c = I m c o s ( ω t α 4 π / 3 )
V 6 ( 1 , 0 , 1 ) I b = I m c o s ( ω t α 5 π / 3 )
V 0 ( 0 , 0 , 0 ) , V 7 ( 1 , 1 , 1 ) 0
Table 3. Combination of different voltage vectors in SVPWM (sector 1) and their (normalized) DC current sinusoids.
Table 3. Combination of different voltage vectors in SVPWM (sector 1) and their (normalized) DC current sinusoids.
S.V 1S.V 2 i DC 1 i DC 2 Combined i DC Current Range for [ 0 , π / 3 ]
V 1 V 1 c o s ( ω t α ) c o s ( ω t α ) 2 c o s ( ω t α ) 2 c o s ( α ) 2 c o s ( π / 3 α )
V 1 V 2 c o s ( ω t α ) c o s ( ω t α π / 3 ) 3 c o s ( ω t α π / 6 ) 3 c o s ( π / 6 + α ) 3 c o s ( π / 6 α )
V 1 V 0 / V 7 c o s ( ω t α ) 0 c o s ( ω t α ) c o s ( α ) c o s ( π / 3 α )
V 2 V 2 c o s ( ω t α π / 3 ) c o s ( ω t α π / 3 ) 2 c o s ( ω t α π / 6 ) 2 c o s ( π / 3 + α ) 2 c o s ( α )
V 2 V 0 / V 7 c o s ( ω t α π / 3 ) 0 c o s ( ω t α π / 3 ) c o s ( π / 3 + α ) c o s ( α )
Table 4. Sub-optimal approximations for seq+time interleaving for cases presented in Figure 9, Figure 10, Figure 11, Figure 12 and Figure 13.
Table 4. Sub-optimal approximations for seq+time interleaving for cases presented in Figure 9, Figure 10, Figure 11, Figure 12 and Figure 13.
Pf Angle Range (deg)Opt Seq ShiftOpt t d Range
Case 1: Equal Load, m 1 = m 2 = 110–20°4-bits10–15%
20–80°5-bits75–80%
Case 2: Equal Load, m 1 = m 2 = 0.510–60°4-bits0%
60–75°40–50%
75–80°75-80%
Case 3: Equal Load, m 1 = 1, m 2 = 0.710–20°4-bits70%
20–40°5–15%
40–80°5-bits75–85%
Case 4: Equal Load, m 1 = m 2 = 1, pf angle diff of 20°10–80°5-bits75–85%
Case 5: Equal Load, m 1 = m 2 = 1, phase angle diff of 30°10–20°2-bits50%
20–80°4-bits0%
Disclaimer/Publisher’s Note: The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.

Share and Cite

MDPI and ACS Style

Khan, A.A.; Zaffar, N.A.; Ikram, M.J. DC-Link Ripple Reduction for Parallel Inverter Systems by a Novel Formulation Using Multiple Space Vector-Based Interleaving Schemes. Electronics 2023, 12, 1496. https://doi.org/10.3390/electronics12061496

AMA Style

Khan AA, Zaffar NA, Ikram MJ. DC-Link Ripple Reduction for Parallel Inverter Systems by a Novel Formulation Using Multiple Space Vector-Based Interleaving Schemes. Electronics. 2023; 12(6):1496. https://doi.org/10.3390/electronics12061496

Chicago/Turabian Style

Khan, Akbar Ali, Nauman Ahmad Zaffar, and Muhammad Jahangir Ikram. 2023. "DC-Link Ripple Reduction for Parallel Inverter Systems by a Novel Formulation Using Multiple Space Vector-Based Interleaving Schemes" Electronics 12, no. 6: 1496. https://doi.org/10.3390/electronics12061496

Note that from the first issue of 2016, this journal uses article numbers instead of page numbers. See further details here.

Article Metrics

Back to TopTop