



# Article Comparison of 2L + 2M and 6L SVPWM for Five-Phase Inverter to Reduce Common Mode Voltage

Kotb B. Tawfiq <sup>1,2,3,\*</sup>, Arafa S. Mansour <sup>4</sup> and Peter Sergeant <sup>1,2</sup>

- <sup>1</sup> Department of Electromechanical, Systems and Metal Engineering, Ghent University, 9000 Ghent, Belgium; peter.sergeant@ugent.be
- <sup>2</sup> FlandersMake@UGent—MIRO, 3001 Leuven, Belgium
- <sup>3</sup> Department of Electrical Engineering, Faculty of Engineering, Menoufia University, Menoufia 32511, Egypt
- <sup>4</sup> Electrical Engineering Department, Faculty of Engineering, Beni-Suef University, Beni-Suef 62511, Egypt; arafa.sayed@eng.bsu.edu.eg
- \* Correspondence: kotb.basem@ugent.be

**Abstract:** Multiphase drives have received a lot of interest because of their several features over traditional three-phase systems for high-power applications. Pulse-width modulation (PWM) approaches are necessary to regulate the supply for multiphase ac drives. As a result, it is vital to continually improve the modulation and control approaches used to upgrade output power converters' quality. This paper offers a comparative analysis of the 2L + 2M and 6L space vector pulse-width modulation (SVPWM) techniques applied to a five-phase two-level voltage source inverter (VSI) fed an inductive (R-L) load. The comparative evaluation is based on measuring the inverter switching losses, the total harmonic distortion (THD) values, and the common mode voltage (CMV) under different operation scenarios. A system model is carried out by MATLAB/Simulink. An experimental prototype is constructed in the lab to validate the theoretical analysis. Simulation results for the system based on the two SVPWM techniques are obtained at different modulation indices and different output frequencies and are confirmed by the experimental results. It has been found that the peak-to-peak CMV of the 6L method is 80% lower than that of the 2L + 2M method. Moreover, 6L SVPWM offers better DC-link utilization compared to 2L + 2M SVPWM.

**Keywords:** multiphase; voltage source inverter (VSI); space vector pulse-width modulation (SVPWM); common mode voltage (CMV); five-phase inverter; switching techniques

### 1. Introduction

Multiphase power electronic converters and drive systems have recently gained popularity due to various benefits over typical three-phase systems for high-current/high-power applications [1,2]. The multiphase topologies of ac drives over three-phase systems, in particular, allow for amplitude reduction, a fault-tolerance capability, an increase in the torque-pulsation frequency, and a decrease in the rotor harmonic losses in electrical machines. As a result, the rating of the semiconductor switches in power electronic converters is reduced [3–6]. They are highly suited for abundant applications, including marine electric propulsion, electrical and hybrid vehicles, locomotive traction, aircrafts, wind electric systems, etc. [7–10]. However, in recent years, applications have been built on a five-phase approach [11–13]. Due to the recent increased growth in multiphase drive systems, it is necessary to continuously enhance the modulation and control approaches used to enhance the goodness of output power converters [14–16].

A two-level multiphase voltage source inverter (VSI) is the most common power electronic converter for these applications, without regard to the sort of ac machine or the number of machine phases [17]. However, the voltage quality and the total harmonic distortion (THD) of the output voltage of two-level VSIs is poor. Hence, many researchers present multilevel VSIs [18–21]. These multilevel VSIs showed a lower THD and a better



Citation: Tawfiq, K.B.; Mansour, A.S.; Sergeant, P. Comparison of 2L + 2M and 6L SVPWM for Five-Phase Inverter to Reduce Common Mode Voltage. *Electronics* **2023**, *12*, 3979. https://doi.org/10.3390/ electronics12183979

Academic Editor: Carlos Andrés García-Vázquez

Received: 27 August 2023 Revised: 15 September 2023 Accepted: 18 September 2023 Published: 21 September 2023



**Copyright:** © 2023 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/). voltage quality than conventional two-level VSIs. However, multilevel VSIs require more semiconductor switches than two-level VSIs besides the requirements of a complex control.

To manage the supply for the multiphase ac drives, adopting pulse-width modulation (PWM) techniques is required [22]. For multiphase voltage source inverters, a variety of PWM approaches are studied and described in the literature [22–29].

Different PWM algorithms inevitably result in different behaviors in terms of the performance metrics that may be utilized to create output sinusoidal waveforms, to minimize inverter switching losses, and to decrease the harmonic distortion. Several approaches have been considered for multiphase converters to generate the required sinusoidal output voltage. PWM techniques based on continuous carriers (CPWM) and continuous space vectors (SVPWM) were developed in [22,23]. These methods include sinusoidal PWM (SPWM), elimination of fifth harmonic SPWM, triangular zero-sequence elimination PWM, and four active space trajectory PWM. A comparison between the continuous CPWM and SVPMW techniques with respect to their similarities and distinctions was investigated in [24]. Discontinuous PWM techniques are also developed in [25,26] to be suitable for multiphase converters based on the two-large (2L) and the two-large and two-medium (2L + 2M) modulation techniques, and a comparison between the distinct continuous and discontinuous PWM schemes was reported in [29] based on the 2L + 2M and the four-large (4L) modulation approaches.

The majority of these methods are linked with modest common mode voltage values (CMV) and high dv/dt rates. This has major consequences for machine drives. It produces an increase in the bearing current in a motor drive, which damages the bearing and shortens the motor's life. Furthermore, the CMV can exacerbate electromagnetic interference (EMI) problems. As a result, the system's reliability suffers [20,30,31]. Therefore, it is essential to minimize the CMV level and dv/dt rates in the inverter circuit.

A wide range of physical and computer program methods have been offered to lower the CMV. Most physical techniques include filters or adding additional legs in inverter circuits, which make the structure bulkier and more expensive. The most popular method to minimize the CMV is software solutions using enhanced PWM techniques [32].

Different techniques are used to suppress the CMV, such as multicarrier SPWM, space vector modulation (SVM), shifting phase techniques, and model predictive control (MPC) [33–36]. However, the approaches described above result in an increased leakage current and system cost. Two-dimensional, three-dimensional, and four-dimensional SVM schemes were developed to reduce the CMV and obtain sinusoidal output voltage [37–39]. The controlled continuous and noncontinuous SVPWM methods were introduced in [40] to minimize the switching losses in a VSI fed five-phase induction motor drives. The six-large (6L) SVPWM technique was introduced in [41] to diminish the bearing current. Some of these methods increase the time calculation of switching. A modified SVPWM approach that reduces the CMV compared with conventional SVPWM was developed in [42]. However, the modified method increased the THD of both the phase voltage and current.

In general, with the different PWM approaches, SVPWM gives a better performance for all types of power converter circuits. In addition, SVPWM can perform significantly better than MPC in controlling a five-phase VSI fed a load without requiring knowledge of the load model. The majority of enhanced PWM methods are improved SVPWM approaches that use voltage vectors with a negligible CMV effect [43].

The 6L SVPWM technique was described in [41] with a single focus on the influence of the bearing current and shaft voltage. The comparison in [41] did not take into account the effect on the switching losses, the THD of the output current, and the output voltage. Furthermore, the comparison was performed at the unity modulation index. To establish a fair comparison between the 6L approach presented in [41] and the 2L + 2M method introduced in [29], a thorough comparison at various modulation indices and characteristics, such as the switching losses, THD, and CMV, must be performed.

This paper presents a comparative study of the 2L + 2M and 6L SVPWM techniques applied to a five-phase two-level VSI fed an inductive (R-L) load. In this study, the CMV, inverter switching, conduction, and total losses as well as the output voltage THD are used as measuring tools to investigate the performance of the studied SVPWM methods at different modulation index values and different output frequencies. Several simulation and experimental results of the 2L + 2M and 6L SVPWM techniques controlling a fivephase two-level VSI fed an R-L load at different modulation indices and different output frequency values are presented under different situations.

After the introduction section, this article is ordered as follows: Section 2 discusses the essentials of the 2L + 2M and 6L SVPWM techniques, and Sections 3 and 4 introduce the simulation and experimental results, respectively. Finally, the conclusion is presented in Section 5.

### 2. PWM Techniques for a Five-Phase VSI

Two-level VSIs are widely utilized in motor drives to convert the DC input voltage to an AC output voltage with a controlled frequency and controlled ac voltage magnitudes using different PWM techniques.

Figure 1 shows a graphic representation of a two-level five-phase VSI. The top and bottom switches on each leg could not be closed at the same time, as this would shorten the DC supply. Each leg is represented by a one or a zero: one if the top switch is on and zero if the bottom switch is on. The five-phase VSI has 32 (2<sup>5</sup>) allowed switching voltage vectors for connecting the output load endings to the dc-link voltage. The switching voltage vectors are divided into ten zones, each extending the angle of the ( $\pi$ /5) radian in the  $\alpha$ - $\beta$  plane as illustrated in Figure 2. The thirty-two space vectors are split into thirty active vectors ( $V_1 - V_{30}$ ) and two null vectors ( $V_z$ ). The active voltage vectors can be divided into their voltage vector magnitude. The active and zero vectors and their magnitudes with respect to the DC-link voltage can be as follows: ten large vectors ( $0.6472 V_{DC}$ ), ten medium vectors ( $0.4 V_{DC}$ ) is the average value of the DC-link voltage.



Figure 1. Two-level five-phase VSI.

This section discusses two SVPWM techniques that use these voltage space vectors in different patterns to achieve the command sinusoidal output voltage.



**Figure 2.** Switching voltage space vectors in the  $\alpha$ - $\beta$  plane.

## 2.1. 2L + 2M SVPWM Technique

In this method, two large and two medium voltage vectors are used with the zero vectors to achieve the command output voltage vector. The command output voltage vector  $(V_o^*)$  can be configured using the adjacent voltage vectors  $(V_\alpha, V_\beta, V_z)$  as determined by Equation (1).

$$V_O^* = d_\alpha V_\alpha + d_\beta V_\beta + d_z V_z \tag{1}$$

The active- and zero-vector duty cycles ( $d_{\alpha}$ ,  $d_{\beta}$ ,  $d_{z}$ ) are calculated as in Equations (2)–(4).

$$d_{\alpha} = m_{v} \cdot \sin\left(\frac{\pi}{5} - \theta_{v}\right) \tag{2}$$

$$d_{\beta} = m_{v}.\sin(\theta_{v}) \tag{3}$$

$$d_z = 1 - d_\alpha - d_\beta \tag{4}$$

where  $m_v$  represents the required output voltage modulation index value and  $\theta_v$  is the angle of the command voltage vector within the actual decagon zone [44,45]. The highest value of the command voltage vector does not exceed 0.6155  $V_{DC}$  [44,45]. The switching pattern of the 2L + 2M method uses the outer and intermediate vectors, which minimize the switching event number. Therefore, the corresponding large-, medium-, and zero-vector duty cycles in the  $\alpha$ - $\beta$  plane are as follows:

$$d_{\alpha l} = d_{\alpha} \frac{V_l}{V_l + V_m} \tag{5}$$

$$d_{\alpha m} = d_{\alpha} \frac{V_m}{V_l + V_m} \tag{6}$$

$$d_{\beta l} = d_{\beta} \frac{V_l}{V_l + V_m} \tag{7}$$

$$d_{\beta m} = d_{\beta} \frac{V_m}{V_l + V_m} \tag{8}$$

$$d_z = 1 - d_{\alpha l} - d_{\alpha m} - d_{\beta l} - d_{\beta m} \tag{9}$$

This subdivision devotes 61.8% of the whole active time to large vectors and 38.2% to medium vectors. As a result of this subdivision, the maximum value of the fundamental output voltage does not pass 0.5257  $V_{DC}$  [44,45].

To reduce the count of switching, the switching pattern and space vector sequence for the approach employing 2L + 2M space vectors for the first zone are as those in Equation (10). Table 1 reveals the switching vectors that reduce the switching losses in diverse zones. The switching state  $V_{15}$  (00100) in Table 1 signifies that inverter switches  $S_2$ ,  $S_4$ ,  $S_5$ ,  $S_8$ , and  $S_{10}$  are turned on, while switches  $S_1$ ,  $S_3$ ,  $S_6$ ,  $S_7$ , and  $S_9$  are turned off.

**Table 1.** The switching vectors of the 2L + 2M method for the inverter in all zones to reduce switching losses.

| Sector No. | $V_{\alpha m}$          | $V_{\alpha l}$         | $V_{\beta m}$           | $V_{\beta l}$          | $V_{z1}$                | $V_{z2}$                |
|------------|-------------------------|------------------------|-------------------------|------------------------|-------------------------|-------------------------|
| 1          | V <sub>11</sub> (10000) | V <sub>1</sub> (11001) | V <sub>12</sub> (11101) | V <sub>2</sub> (11000) | V <sub>31</sub> (00000) | V <sub>32</sub> (11111) |
| 2          | $V_{13}$ (01000)        | V <sub>2</sub> (11000) | $V_{12}$ (11101)        | V <sub>3</sub> (11100) |                         |                         |
| 3          | V <sub>13</sub> (01000) | $V_4$ (01100)          | $V_{14}$ (11110)        | V <sub>3</sub> (11100) |                         |                         |
| 4          | $V_{15}$ (00100)        | V <sub>4</sub> (01100) | $V_{14}$ (11110)        | V <sub>5</sub> (01110) |                         |                         |
| 5          | $V_{15}$ (00100)        | $V_6$ (00110)          | $V_{16}$ (01111)        | V <sub>5</sub> (01110) |                         |                         |
| 6          | $V_{17}$ (00010)        | $V_6$ (00110)          | $V_{16}$ (01111)        | V <sub>7</sub> (00111) |                         |                         |
| 7          | $V_{17}$ (00010)        | $V_8$ (00011)          | $V_{18}$ (10111)        | V <sub>7</sub> (00111) |                         |                         |
| 8          | $V_{19}$ (00001)        | $V_8$ (00011)          | $V_{18}$ (10111)        | V <sub>9</sub> (10011) |                         |                         |
| 9          | $V_{19}$ (00001)        | $V_{10}$ (10001)       | $V_{20}$ (11011)        | V <sub>9</sub> (10011) |                         |                         |
| 10         | $V_{11}$ (10000)        | $V_{10}$ (10001)       | $V_{20}$ (11011)        | $V_1$ (11001)          |                         |                         |

Figure 3 illustrates the switching pattern for the top switches of the five-phase VSI in the first zone. It is worth noting that just one of the top switches' states will be altered among two side by side switching states.

$$\begin{array}{c} 0.5 \, d_{z1} \to 0.5 \, d_{\alpha m} \to 0.5 \, d_{\beta l} \to 0.5 \, d_{\alpha l} \to 0.5 \, d_{\beta m} \to d_{z2} \to 0.5 \, d_{\beta m} \to 0.5 \, d_{\alpha l} \\ \to 0.5 \, d_{\beta l} \to 0.5 \, d_{\alpha m} \to 0.5 \, d_{z1} \end{array}$$
(10)

$$d_{z1} = d_{z2} = 0.5 \, d_z \tag{11}$$



Figure 3. The 2L + 2M switching pattern for the top switches of the five-phase VSI in the first sector.

### 2.2. 6L SVPWM Technique

As previously indicated, each switching cycle must have a minimum of five vectors. More vectors might be employed, but the switching losses must be considered. The switching losses are relatively substantial in five large (5L) vectors. An extra vector may be added to maintain the switching losses at as low as is feasible. In each switching cycle, six neighboring large vectors with no zero vectors are employed. A cycle will include five switching events using 6L vectors, while 4L and 5L vectors will have switching counts of seven and six, respectively [41].

The switching pattern of the 6L method uses the outer vectors, which minimize the switching event number. If the vector group chosen is 9, 10, 1, 2, 3, and 4, as illustrated in Figure 4, the corresponding large-vector duty cycles in the  $\alpha$ - $\beta$  plane are as follows [41]:

$$d_9 = 0.5 - \frac{(15 + 5g_0) V_{\alpha} + (g_1 + 2g_2) V_{\beta}}{2 V_{DC} g_1^2}$$
(12)

$$d_{10} = \frac{10 V_{\alpha} - (3 g_1 + g_2) V_{\beta}}{V_{DC} g_1^2}$$
(13)

$$d_1 = \frac{(5 g_0 - 5) V_{\alpha} + (g_1 + 2 g_2) V_{\beta}}{V_{DC} g_1^2}$$
(14)

$$d_2 = \frac{10 V_{\alpha} + (g_1 - 3 g_2) V_{\beta}}{V_{DC} g_1^2}$$
(15)

$$d_3 = \frac{(2 g_1 + 4 g_2) V_\beta}{V_{DC} g_1^2} \tag{16}$$

$$d_4 = d_9 \tag{17}$$

where the values of the three constants  $g_0$ ,  $g_1$ , and  $g_2$  are  $\sqrt{5}$ ,  $4 \sin(2\pi/5)$ , and  $4 \sin(\pi/5)$ , respectively.



**Figure 4.** The 6L switching pattern in the  $\alpha$ - $\beta$  plane.

The current sector for a reference voltage of magnitude  $V_{ref}^*$  and angle  $\theta$  is given by Equation (18), where the *ceil* function rounds numbers towards positive infinity to the closest integer and the angle  $\theta$  lies between 0 and  $2\pi$ .

The current voltage sector's  $V_{\alpha}$  and  $V_{\beta}$  values could be determined as in Equations (19) and (20), respectively.

$$k = ceil\left(\theta / \frac{\pi}{5}\right) \tag{18}$$

$$V_{\alpha} = V_{ref}^{*} \cos\left(\theta - (k-1)\frac{\pi}{5}\right)$$
(19)

$$V_{\beta} = V_{ref}^* \sin\left(\theta - (k-1)\frac{\pi}{5}\right) \tag{20}$$

The switching pattern and space vector sequence for the approach employing 6L vectors for the first sector are as those in in Equation (21). Table 2 illustrates the switching vectors that reduce the switching losses in different zones.

| Sector No. | $V_9$ | V <sub>10</sub> | $V_1$ | $V_2$ | $V_3$ | $V_4$ |
|------------|-------|-----------------|-------|-------|-------|-------|
| 1          | 10011 | 10001           | 11001 | 11000 | 11100 | 01100 |
| 2          | 10001 | 11001           | 11000 | 11100 | 01100 | 01110 |
| 3          | 11001 | 11000           | 11100 | 01100 | 01110 | 00110 |
| 4          | 11000 | 11100           | 01100 | 01110 | 00110 | 00111 |
| 5          | 11100 | 01100           | 01110 | 00110 | 00111 | 00011 |
| 6          | 01100 | 01110           | 00110 | 00111 | 00011 | 10011 |
| 7          | 01110 | 00110           | 00111 | 00011 | 10011 | 10001 |
| 8          | 00110 | 00111           | 00011 | 10011 | 10001 | 11001 |
| 9          | 00111 | 00011           | 10011 | 10001 | 11001 | 11000 |
| 10         | 00011 | 10011           | 10001 | 11001 | 11000 | 11100 |

Table 2. The 6L switching vectors for the vector group chosen are 9, 10, 1, 2, 3, and 4.

Figure 5 illustrates the switching pattern for the top switches of the five-phase VSI in the first zone for the approach employing 6L vectors. It is also noteworthy that, between two adjacent switching states, only one of the top switches' conditions will be altered as stated in the 2L + 2M switching pattern.

$$\begin{array}{c} 0.5 \, d_9 \to 0.5 \, d_{10} \to 0.5 \, d_1 \to 0.5 \, d_2 \to 0.5 \, d_3 \to d_4 \to 0.5 \, d_3 \to 0.5 \, d_2 \to 0.5 \, d_1 \\ \to 0.5 \, d_{10} \to 0.5 \, d_9 \end{array}$$



Figure 5. The 6L switching arrangement for the top switches of the five-phase VSI in the first zone.

#### 3. Simulation Results

This part describes and compares the simulation results of the 2L + 2M and 6L SVPWM approaches of the five-phase inverter. The DC supply voltage is set to 100 V, and the switching frequency is 10 kHz, with a sampling time of 1 µs. An inductive load (R = 17 ohm, and L = 0.25 H) has been tied to the five-phase output terminals of the VSI. Figure 6 compares the CMV of the two SVPWM methods at the unity modulation index and a 50 Hz output frequency. This comparison shows that the peak-to-peak CMV of the 6L method is 80% lower than that of the 2L + 2M method. This reduces the shaft voltage and the bearing current in the case of the 6L method.



**Figure 6.** Simulation results of the CMV at unity modulation index and 50 Hz for (**a**) 2L + 2M and (**b**) 6L methods.

Figures 7 and 8 show the simulation results of the phase and line voltages of the two SVPWM methods at the unity modulation index and a 50 Hz output frequency, respectively. A 72° phase shift between each phase has been observed in the two SVPWM methods with a 0.02 s time period. The voltage quality of the line and phase voltage is not good because the two PWM methods have been applied to the conventional five-phase two-level VSI. To enhance the voltage quality and to reduce the THD of the phase and line voltages, it is recommended to apply a multilevel VSI instead of a conventional two-level VSI as discussed in this paper.



Figure 7. Cont.



**Figure 7.** Simulation results of the output phase voltages at unity modulation index and 50 Hz for (a) 2L + 2M and (b) 6L methods.





Figure 8. Cont.



**Figure 8.** Simulation results of the output line-to-line voltages at unity modulation index and 50 Hz for (**a**) 2L + 2M and (**b**) 6L methods.

Figure 9 indicates the output five-phase currents at the unity modulation index and a 50 Hz output frequency. It has been found that the peak value of the output current in the 6L method is greater than that in the 2L + 2M approach. This means that the 6L method offers better utilization of the DC link compared to the 2L + 2M method. Figure 10 displays the percent THD of the five-phase currents and the 50 Hz output frequency for two modulation indices, e.g., 1 and 0.5. The THD of the five-phase current is comparable between the two SVPWM methods.



**Figure 9.** Simulation results of the output phase currents at unity modulation index and 50 Hz for (a) 2L + 2M and (b) 6L methods.

Figure 11 compares the switching, conduction, and total losses of the inverter for the two SVPWM methods at the unity modulation index and a 50 Hz output frequency. The conduction losses in the 6L method are 78.66% higher than those in the 2L + 2M approach. This is because of the higher current and better DC-link utilization. The switching losses, which are the significant dominant part of the inverter loss, are nearly the same between the two SVPWM methods. The total losses of the 6L method are 3.8% higher than those of the 2L + 2M method.





**Figure 10.** Simulation results of the THD of the output phase currents for 2L + 2M and 6L methods at 50 Hz and modulation indices of (**a**) 1 and (**b**) 0.5.



**Figure 11.** Simulation results of the inverter switching and conduction losses at unity modulation index and 50 Hz.

Figure 12 shows the output five-phase currents at the unity modulation index and a 25 Hz output frequency. As has been found at a 50 Hz output frequency, the peak value of the output current in the 6L approach is greater than that in the 2L + 2M approach at a

25 Hz output frequency. This means that the 6L method offers better utilization of the DC link compared to the 2L + 2M method. Figure 13 shows the output line voltage at the unity modulation index and a 25 Hz output frequency.



**Figure 12.** Simulation results of the output phase currents at unity modulation index and 25 Hz for (a) 2L + 2M and (b) 6L methods.



**Figure 13.** Simulation results of the output line-to-line voltage at unity modulation index and 25 Hz for (**a**) 2L + 2M and (**b**) 6L methods.

## 4. Comparison of Experimental and Simulation Results

The experimental setup described in Figure 14 has been used to validate the simulation results of the two SVPWM methods. The previous section compared the simulation results of the two PWMs at a high switching frequency (10 kHz) and a lower sampling time step of 1  $\mu$ s. This is to obtain accurate results for the comparison. However, the conditions of the simulation results introduced in the previous section (a 1  $\mu$ s solver time step and a 10 kHz switching frequency) cannot be implemented in the experimental results. This is because of the capabilities of the DS pace and the computer processor. Hence, the comparison of the simulation results and the experimental results has been performed in this section at a 1 kHz switching frequency and a 50  $\mu$ s sampling time. The performance of the two SVPWM methods has been experimentally examined at a 100 V DC supply and an inductive R-L load of 17 ohm, and 0.25 H has been connected to the five-phase inverter.

Figure 15 likens the experimental and the simulation results of the CMV of the two SVPWM methods at the unity modulation index and at a 50 Hz output frequency. The simulated and experimental results are very close, and the 6L method provides an 80% lower peak-to-peak value of the CMV as has been observed in the simulation results.



Figure 14. Photo of the experimental setup.



**Figure 15.** Experimental and simulation results of the CMV at unity modulation index and 50 Hz for (a) simulation of 2L + 2M method, (b) experiment of 2L + 2M method, (c) simulation of 6L method, and (d) experiment of 6L method.

Figure 16 likens the experimental and the simulation results of the phase voltages of the 2L + 2M method at the unity modulation index and a 50 Hz output frequency. There is an acceptable match between the experimental and simulation results. Figure 17 compares the experimental and the simulation results of the phase voltages of the 6L approach at the unity modulation index and a 50 Hz output frequency. There has been an acceptable match between the experimental and simulation results. Figure 18 depicts the experimental and the simulation results of the 2L + 2M method at the unity modulation index and a 50 Hz output frequency. There has been an acceptable match between the experimental and simulation results. Figure 18 depicts the unity modulation index and a 50 Hz output frequency. There has been an acceptable match between the experimental and simulation results. Figure 19 introduces the experimental and the simulation results of the phase voltages of the 6L method at the unity modulation index and a 50 Hz output frequency. There has been an acceptable match between the experimental and simulation results. Figure 19 introduces the experimental and the simulation results. There has been an acceptable match between the experimental and simulation results. The voltage quality of the line and phase voltage is not good because the two PWM methods have been applied to the conventional five-phase two-level VSI. To enhance the voltage quality and reduce the THD of the phase and line



voltages, it is recommended to apply a multilevel VSI instead of a conventional two-level VSI as discussed in [46–49].

**Figure 16.** Experimental and simulation results of the output phase voltages at unity modulation index and 50 Hz for 2L + 2M (**a**) simulation and (**b**) experiment.



**Figure 17.** Experimental and simulation results of the output phase voltages at unity modulation index and 50 Hz for 6L (**a**) simulation and (**b**) experiment.



**Figure 18.** Experimental and simulation results of the output line-to-line voltages at unity modulation index and 50 Hz for 2L + 2M method's (**a**) simulation results and (**b**) experimental results.



**Figure 19.** Experimental and simulation results of the output line-to-line voltages at unity modulation index and 50 Hz for 6L method's (**a**) simulation results and (**b**) experimental results.

Figure 20 shows the measured and the simulation results of the five-phase currents of the inverters of the two SVPWM methods at the unity modulation index and a 50 Hz output frequency. It has been found that the experimental results are comparable with the simulation results. Figure 21 shows the experimental and simulation results of the five-phase currents of the two SVPWM methods at the unity modulation index and a 25 Hz output frequency. There is an excellent match between the experimental and simulation

results. The distortion in the currents in the simulation and experimental results in this section (Section 4) is higher compared to the simulation results in the previous section (Section 3) because of the lower switching frequency.



**Figure 20.** Experimental and simulation results of the output phase currents at unity modulation index and 50 Hz: (a) simulation results of 2L + 2M method, (b) experimental results of 2L + 2M method, (c) simulation results of 6L method, and (d) experimental results of 6L method.



**Figure 21.** Experimental results of the output phase currents at unity modulation index and 25 Hz: (a) simulation results of 2L + 2M method, (b) experimental results of 2L + 2M method, (c) simulation results of 6L method, and (d) experimental results of 6L method.

# 5. Conclusions

This study compares the 2L + 2M and 6L SVPWM algorithms applied to a five-phase two-level voltage source inverter fed by an inductive load. The comparison is based on testing the inverter switching losses, CMV, and THD values under various operation conditions. MATLAB/Simulink creates a system model. In the laboratory, an experimental model is produced to confirm the theoretical analysis. The simulation findings for the system based on the two SVPWM approaches are produced at different modulation indices and output frequencies and are validated by the experimental data. It was found that the peak-to-peak CMV of the 6L approach is 80% lower than that of the 2L + 2M method. Furthermore, 6L SVPWM outperforms 2L + 2M SVPWM in terms of DC-link utilization.

**Author Contributions:** Methodology, K.B.T.; conceptualization, K.B.T.; software, K.B.T.; investigation, K.B.T.; validation, K.B.T.; writing—original draft preparation, K.B.T. and A.S.M.; visualization, A.S.M. and P.S.; writing—review and editing, A.S.M. and P.S.; supervision, P.S. All authors have read and agreed to the published version of the manuscript.

**Funding:** The Flanders Make SBO project EBearDam, Strategies to Avoid Electrically Induced Bearing Damage, funded this study.

Data Availability Statement: Not applicable.

Conflicts of Interest: The authors declare no conflict of interest.

#### References

- Mavila, P.C.; Rajeevan, P.P. A Virtual Vector Based DTC Scheme with Enhanced Resolution for Dual Inverter Fed Five-Phase IM Drives. *IEEE J. Emerg. Sel. Top. Ind. Electron.* 2023, 4, 669–677. [CrossRef]
- 2. Levi, E. Advances in converter control and innovative exploitation of additional degrees of freedom for multiphase machines. *IEEE Trans. Ind. Electron.* **2016**, *63*, 433–448. [CrossRef]
- 3. Peng, X.; Liu, Z.; Jiang, D. A review of multiphase energy conversion in wind power generation. *Renew. Sustain. Energy Rev.* 2021, 147, 111172. [CrossRef]
- Liu, Z.; Fang, L.; Jiang, D.; Qu, R. A Machine-Learning-Based Fault Diagnosis Method with Adaptive Secondary Sampling for Multiphase Drive Systems. *IEEE Trans. Power Electron.* 2022, 37, 8767–8772. [CrossRef]
- Akay, A.; Lefley, P. Torque Ripple Reduction Method in a Multiphase PM Machine for No-Fault and Open-Circuit Fault-Tolerant Conditions. *Energies* 2021, 14, 2615. [CrossRef]
- Li, G.; Zhu, Q.; Li, B.; Zhao, Y.; Ma, X. Open-Circuit Fault-Tolerant Vector Control for Five-Phase SPMSM Based on Five-Phase Six-Leg Inverter. *IEEE Trans. Energy Convers.* 2023, 38, 404–416. [CrossRef]
- Dabour, S.M.; Aboushady, A.A.; Elgenedy, M.A.; Gowaid, I.A.; Farrag, M.E.; Abdel-Khalik, A.S.; Massoud, A.M.; Ahmed, S. Symmetrical Nine-Phase Drives with a Single Neutral-Point: Common-Mode Voltage Analysis and Reduction. *Appl. Sci.* 2022, 12, 12553. [CrossRef]
- 8. Hamedani, P.; Garcia, C.; Rodriguez, J. Analytical Calculation of Harmonics and Harmonic Losses in Five-Phase Carrier-Based PWM Voltage Source Inverters. *IEEE Access* 2022, *10*, 37330–37344. [CrossRef]
- 9. Jayakumar, V.; Chokkalingam, B.; Munda, J.L. Performance Analysis of Multi-Carrier PWM and Space Vector Modulation Techniques for Five-Phase Three-Level Neutral Point Clamped Inverter. *IEEE Access* 2022, *10*, 34883–34906. [CrossRef]
- 10. Khadar, S.; Kaddouri, A.M.; Kouzou, A.; Hafaifa, A.; Kennel, R.; Abdelrahem, M. Experimental Validation of Different Control Techniques Applied to a Five-Phase Open-End Winding Induction Motor. *Energies* **2023**, *16*, 5288. [CrossRef]
- Acosta-Cambranis, F.; Zaragoza, J.; Berbel, N.; Capella, G.J.; Romeral, L. Constant Common-Mode Voltage Strategies Using Sigma–Delta Modulators in Five-Phase VSI. *IEEE Trans. Ind. Electron.* 2023, 70, 2189–2198. [CrossRef]
- Yang, S.; Tong, C.; Sui, Y.; Yin, Z.; Zheng, P. Current-Source Inverter Fed Five-Phase PMSM Drives with Pentagon Stator Winding Considering SVM Scheme, Resonance Damping, and Fault Tolerance. *IEEE Trans. Ind. Electron.* 2023, 70, 5560–5570. [CrossRef]
- Medina-Sánchez, M.; Yepes, A.G.; López, Ó.; Doval-Gandoy, J. Assessment and Exploitation of the Minimum Current Harmonic Distortion under Overmodulation in Five-Phase Induction Motor Drives. *IEEE Trans. Power Electron.* 2023, 38, 4289–4305. [CrossRef]
- 14. Arahal, M.R.; Barrero, F.; Bermúdez, M.; Satué, M.G. Predictive Stator Current Control of a Five-Phase Motor Using a Hybrid Control Set. *IEEE J. Emerg. Sel. Top. Power Electron.* **2023**, *11*, 1444–1453. [CrossRef]
- 15. Chagam, V.S.R.; Devabhaktuni, S. Enhanced Low-Speed Characteristics with Constant Switching Torque-Controller-Based DTC Technique of Five-Phase Induction Motor Drive with FOPI Control. *IEEE Trans. Ind. Electron.* **2023**, *70*, 10789–10799. [CrossRef]
- Chakrabarti, A.; Sarkar, K.; Kasari, P.R.; Das, B.; Biswas, S.K. A CB-PWM Technique for Eliminating CMV in Multilevel Multiphase VSI. IEEE Trans. Ind. Electron. 2023, 70, 8666–8675. [CrossRef]

- 17. Fernandez, M.; Robles, E.; Aretxabaleta, I.; Kortabarria, I.; Martín, J.L. Proposal of Hybrid Discontinuous PWM Technique for Five-Phase Inverters under Open-Phase Fault Operation. *Machines* **2023**, *11*, 404. [CrossRef]
- Raja, D.; Ravi, G. New Switch Ladder Topology for Five Phase Multilevel Inverter Fed Five Phase Induction Motor. In Proceedings of the 2018 International Conference on Recent Innovations in Electrical, Electronics & Communication Engineering (ICRIEECE), Bhubaneswar, India, 27–28 July 2018; pp. 1358–1362. [CrossRef]
- 19. Sakthisudhursun, B.; Pandit, J.K.; Aware, M.V. Simplified Three-Level Five-Phase SVPWM. *IEEE Trans. Power Electron.* **2016**, *31*, 2429–2436. [CrossRef]
- Chikondra, B.; Muduli, U.R.; Behera, R.K. Performance Comparison of Five-Phase Three-Level NPC to Five-Phase Two-Level VSI. IEEE Trans. Ind. Appl. 2020, 56, 3767–3775. [CrossRef]
- Gao, L.; Fletcher, J.E. A Space Vector Switching Strategy for Three-Level Five-Phase Inverter Drives. *IEEE Trans. Ind. Electron.* 2010, 57, 2332–2343. [CrossRef]
- Iqbal, A.; Moinuddin, S. Comprehensive Relationship Between Carrier-Based PWM and Space Vector PWM in a Five-Phase VSI. IEEE Trans. Power Electron. 2009, 24, 2379–2390. [CrossRef]
- Dujic, D.; Levi, E.; Jones, M.; Grandi, G.; Serra, G.; Tani, A. Continuous PWM techniques for sinusoidal voltage generation with seven-phase voltage source inverters. In Proceedings of the IEEE Power Electronics Specialists Conference, Orlando, FL, USA, 17–21 June 2007; pp. 47–52. [CrossRef]
- Dujic, D.; Jones, M.; Levi, E. Continuous carrier-based vs. space vector PWM for five-phase VSI. In Proceedings of the IEEE EUROCON—The International Conference on "Computer as a Tool", Warsaw, Poland, 9–12 September 2007; pp. 1772–1779. [CrossRef]
- Prieto, J.; Riveros, J.A.; Bogado, B. Continuous and discontinuous SVPWM 2L+2M for asymmetrical dual three-phase drives. In Proceedings of the IEEE International Electric Machines and Drives Conference (IEMDC), Miami, FL, USA, 21–24 May 2017; pp. 1–6. [CrossRef]
- Karugaba, S.; Ojo, O. A Carrier-Based PWM Modulation Technique for Balanced and Unbalanced Reference Voltages in Multiphase Voltage-Source Inverters. *IEEE Trans. Ind. Appl.* 2012, 48, 2102–2109. [CrossRef]
- Zhang, X.; Yu, F.; Li, H.; Song, Q. A novel discontinuous space vector PWM control for multiphase inverter. In Proceedings of the International Symposium on Power Electronics, Electrical Drives, Automation and Motion (SPEEDAM), Taormina, Italy, 23–26 May 2006; pp. 1133–1136. [CrossRef]
- Prieto, J.; Barrero, F.; Toral, S.; Levi, E.; Jones, M.; Durán, M.J. Analytical Evaluation of Switching Characteristics in Five-Phase Drives with Discontinuous Space Vector Pulse Width Modulation Techniques. *Eur. Power Electron. Drives (EPE) J.* 2013, 23, 24–33. [CrossRef]
- 29. Prieto, J.; Jones, M.; Barrero, F.; Levi, E.; Toral, S. Comparative Analysis of Discontinuous and Continuous PWM Techniques in VSI-Fed Five-Phase Induction Motor. *IEEE Trans. Ind. Electron.* **2011**, *58*, 5324–5335. [CrossRef]
- Zhao, L.; Huang, S.; Gao, Y.; Zheng, J. A Common-Mode Voltage Suppression Strategy Based on Double Zero-Sequence Injection PWM for Two-Level Six-Phase VSIs. *Energies* 2022, 15, 6242. [CrossRef]
- 31. Fernandez, M.; Robles, E.; Aretxabaleta, I.; Kortabarria, I.; Andreu, J.; Martín, J.L. A 3D Reduced Common Mode Voltage PWM Algorithm for a Five-Phase Six-Leg Inverter. *Machines* **2023**, *11*, 532. [CrossRef]
- 32. Wang, P.; Liu, Z.; Jiang, D.; Tian, J.; Li, P. Improved PWM Methods to Reduce the Common Mode Voltage of the Five-Phase Open-Winding Drive Topology. *Energies* 2022, *15*, 6382. [CrossRef]
- Xiang, C.-Q.; Shu, C.; Han, D.; Mao, B.-K.; Wu, X.; Yu, T.-J. Improved Virtual Space Vector Modulation for Three-Level Neutral-Point-Clamped Converter with Feedback of Neutral-Point Voltage. *IEEE Trans. Power Electron.* 2018, 33, 5452–5464. [CrossRef]
- 34. Ramasamy, P.; Krishnasamy, V. Minimization of common-mode voltage of three-phase five-level NPC inverter using 3D space vector modulation. *J. Circuits Syst. Comput.* **2020**, *29*, 2050229. [CrossRef]
- Duran, M.J.; Riveros, J.A.; Barrero, F.; Guzman, H.; Prieto, J. Reduction of Common-Mode Voltage in Five-Phase Induction Motor Drives Using Predictive Control Techniques. *IEEE Trans. Ind. Appl.* 2012, 48, 2059–2067. [CrossRef]
- Tawfiq, K.B.; Ibrahim, M.N.; Sergeant, P. A Simple Commutation Method and a Cost-Effective Clamping Circuit for Three-to-Five-Phase Indirect-Matrix Converters. *Electronics* 2022, 11, 808. [CrossRef]
- 37. Ramasamy, P.; Krishnasamy, V. Common Mode Voltage Reduction Using 3D-SVPWM for 3-level CI-NPC Inverter with Hybrid Energy System. *Electr. Power Compon. Syst.* 2018, *46*, 391–405. [CrossRef]
- Renge, M.M.; Suryawanshi, H.M. Three-Dimensional Space-Vector Modulation to Reduce Common-Mode Voltage for Multilevel Inverter. *IEEE Trans. Ind. Electron.* 2010, 57, 2324–2331. [CrossRef]
- Palanisamy, R.; Thentral, T.M.T.; Ramesh, M.; Rajkumar, A.; Vijayakumar, K. Implementation of four dimensional space vector modulation for five phase voltage source inverter. *Ain Shams Eng. J.* 2021, 12, 2891–2898. [CrossRef]
- Muduli, U.R.; Chikondra, B.; Akhtar, M.J.; Al Zaabi, O.; Al Hosani, K.; Behera, R.K. Comparison of SVPWM Techniques Under Switching Loss Control for Induction Motor Drive with LC Filters. *IEEE Trans. Ind. Appl.* 2023, 59, 1849–1862. [CrossRef]
- Hussain, H.A.; Toliyat, H.A. Reduction of shaft voltages and bearing currents in five-phase induction motors. In Proceedings of the IEEE Energy Conversion Congress and Exposition (ECCE), Raleigh, NC, USA, 15–20 September 2012; pp. 3309–3316. [CrossRef]
- 42. Tawfiq, K.B.; Güleç, M.; Sergeant, P. Bearing Current and Shaft Voltage in Electrical Machines: A Comprehensive Research Review. *Machines* 2023, *11*, 550. [CrossRef]

- He, J.; Li, Q.; Wang, H.; Lyu, Y.; Jia, H.; Wang, C. SVM Strategies for Simultaneous Common-Mode Voltage Reduction and DC Current Balancing in Parallel Current Source Converters. *IEEE Trans. Power Electron.* 2018, *33*, 8859–8871. [CrossRef]
- 44. Tawfiq, K.B.; Ibrahim, M.N.; Rezk, H.; El-Kholy, E.E.; Sergeant, P. Mathematical Modelling, Analysis and Control of a Three to Five-Phase Matrix Converter for Minimal Switching Losses. *Mathematics* **2021**, *9*, 96. [CrossRef]
- 45. Dabour, S.M.; Hassan, A.E.-W.; Rashad, E.M. Analysis and implementation of space vector modulated five-phase matrix converter. *Int. J. Electr. Power Energy Syst.* **2014**, *63*, 740–746. [CrossRef]
- 46. Lak, M.; Chuang, B.-R.; Lee, T.-L. A Common-Mode Voltage Elimination Method with Active Neutral Point Voltage Balancing Control for Three-Level T-Type Inverter. *IEEE Trans. Ind. Appl.* **2022**, *58*, 7499–7514. [CrossRef]
- Robles, E.; Fernandez, M.; Zaragoza, J.; Aretxabaleta, I.; De Alegria, I.M.; Andreu, J. Common-Mode Voltage Elimination in Multilevel Power Inverter-Based Motor Drive Applications. *IEEE Access* 2022, 10, 2117–2139. [CrossRef]
- Jiang, Y.; Li, X.; Qin, C.; Xing, X.; Chen, Z. Improved Particle Swarm Optimization Based Selective Harmonic Elimination and Neutral Point Balance Control for Three-Level Inverter in Low-Voltage Ride-Through Operation. *IEEE Trans. Ind. Inform.* 2022, 18, 642–652. [CrossRef]
- 49. Lak, M.; Tsai, Y.-T.; Chuang, B.-R.; Lee, T.-L.; Moradi, M.H. A Hybrid Method to Eliminate Leakage Current and Balance Neutral Point Voltage for Photovoltaic Three-Level T-Type Inverter. *IEEE Trans. Power Electron.* **2021**, *36*, 12070–12089. [CrossRef]

**Disclaimer/Publisher's Note:** The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.