

# Communication HfO<sub>x</sub>/Ge RRAM with High ON/OFF Ratio and Good Endurance

Na Wei <sup>1</sup>, Xiang Ding <sup>2</sup>, Shifan Gao <sup>2</sup>, Wenhao Wu <sup>1,\*</sup> and Yi Zhao <sup>1,3</sup>

- <sup>1</sup> China Nanhu Academy of Electronics and Information Technology, Jiaxing 314001, China
- <sup>2</sup> College of Information Science and Electronic Engineering, Zhejiang University, Hangzhou 310058, China
- <sup>3</sup> School of Integrated Circuits, East China Normal University, Shanghai 200241, China
- \* Correspondence: wuwenhao@cnaeit.com

**Abstract:** A trade-off between the memory window and the endurance exists for transition-metaloxide RRAM. In this work, we demonstrated that  $HfO_x/Ge$ -based metal-insulator-semiconductor RRAM devices possess both a larger memory window and longer endurance compared with metalinsulator-metal (MIM) RRAM devices. Under DC cycling,  $HfO_x/Ge$  devices exhibit a 100× larger memory window compared to  $HfO_x$  MIM devices, and a DC sweep of up to 20,000 cycles was achieved with the devices. The devices also realize low static power down to 1 nW as FPGA's pull-up/pull-down resistors. Thus,  $HfO_x/Ge$  devices act as a promising candidates for various applications such as FPGA or compute-in-memory, in which both a high ON/OFF ratio and decent endurance are required.

Keywords: Germanium; HfOx RRAM; MIGe; endurance; memory window

## 1. Introduction

Resistive random access memory (RRAM) has been intensively investigated for its diversified applications, including embedded memory, storage class memory, FPGA, and in-memory computation of neural networks [1–3]. Metal Oxide (i.e., HfO<sub>x</sub>, TaO<sub>x</sub>, NiO, and  $TiO_2$ ) is commonly applied as the switching layer sandwiched between two metal electrodes to build a metal-insulator-metal (MIM) structure. Among various switching layer materials, hafnium oxide  $(HfO_x)$  stands out owing to its technical maturity, fab-friendliness, and decent device performance [4–6]. The choice of metal electrodes affects the behavior of HfO<sub>x</sub>-based RRAM a lot. Normally, when noble metal (i.e., Pt and Ru) is constructed as the top and bottom electrodes [7–9], the devices have unipolar switching because the conductive filament (CF) is annihilated by thermal diffusion. However, the switching behavior of unipolar RRAM is unstable, and the current during the annihilation of CF is too large for the applications of embedded memory, FPGA, and in-memory computation. As for bipolar RRAM, the materials of the top electrode are usually Ti, W, Al, and TiN [4,10-15]. Table 1 shows the benchmark of bipolar HfOx-based RRAM with different electrodes. It is reported that the endurance is  $10^6 \sim 10^7$  in reference [11,14], but the memory window (i.e., the ratio between high and low resistance states) is ~10. Reference [12] improved endurance to 10<sup>10</sup> by utilizing oxygen plasma treatment within Ti/HfO<sub>2</sub>/TiN structured RRAM, while the memory window is  $10^2$  and the operation voltage is larger than 3 V. Moreover, reference [10] realized a larger memory window up to  $10^5$  as the thickness of  $HfO_2$  is 24.7 nm. It is observed that endurance can be improved by increasing the extra available oxygen ions in HfO<sub>2</sub>, and the memory window can be enlarged using a thicker HfO<sub>2</sub> film. Nevertheless, both a large memory window and long endurance achieved in one RRAM device are difficult when the HfO<sub>2</sub> film is less than 10 nm. In other words, there is generally a trade-off between the memory window and the endurance of MIM RRAM [16].



**Citation:** Wei, N.; Ding, X.; Gao, S.; Wu, W.; Zhao, Y. HfO<sub>x</sub>/Ge RRAM with High ON/OFF Ratio and Good Endurance. *Electronics* **2022**, *11*, 3820. https://doi.org/10.3390/ electronics11223820

Academic Editor: Andrea Boni

Received: 24 October 2022 Accepted: 15 November 2022 Published: 20 November 2022

**Publisher's Note:** MDPI stays neutral with regard to jurisdictional claims in published maps and institutional affiliations.



**Copyright:** © 2022 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/).

| Ref. | Structure                   | Window   | Retention         | Endurance        | $V_{\rm F}/V_{\rm SET}/V_{\rm RESET}$ | I <sub>CC</sub> |
|------|-----------------------------|----------|-------------------|------------------|---------------------------------------|-----------------|
| [10] | TiN/HfO <sub>2</sub> /Pt    | $10^{5}$ | $10^4 \mathrm{s}$ | NS <sup>1</sup>  | FF <sup>2</sup> /-4.3/6 V             | NS              |
| [11] | W/Zr/HfO <sub>2</sub> /TiN  | >10      | NS                | $>10^{6}$        | 2/0.5/-1.25 V                         | 50 µA           |
| [12] | Ti/HfO <sub>2</sub> /TiN    | $10^{2}$ | $10^4 \mathrm{s}$ | $10^{10}$        | NS/3/-3.5 V                           | 1 mA            |
| [13] | Al/HfO <sub>x</sub> /Al     | $10^{4}$ | NS                | NS               | 1/1.8/0.8 V                           | 1 μA–1 mA       |
| [14] | Ti/HfO <sub>2</sub> /TiN    | >10      | $10^4 \mathrm{s}$ | >107             | FF/0.5/-0.5 V                         | NS              |
| [4]  | TiN(Ti)/HfO <sub>x</sub> /W | ~10      | NS                | $>10^{4}$        | 2.5/0.5/-1 V                          | 500 µA          |
| [15] | Ti/HfO <sub>x</sub> /Pt     | 40       | >10 <sup>5</sup>  | >10 <sup>3</sup> | 2.5/0.5/-0.7 V                        | 1 mA            |

**Table 1.** Benchmark of bipolar HfO<sub>x</sub>-based RRAM.

<sup>1</sup> Not Specified. <sup>2</sup> Forming Free.

As of today, MIM-based HfO<sub>x</sub> RRAM is gradually entering the market at 40 nm technology nodes and beyond in embedded or standalone memory applications [17,18]. For advanced applications such as FPGA's pull-up/pull-down resistors [19], or computein-memory (CIM) [20], both a low leakage in the high resistance state (HRS) and a large memory window are required to achieve good energy efficiency. Since MIM RRAMs with the HfO<sub>x</sub> switching layer often exhibit modest memory windows, an alternative stack with a higher ON/OFF ratio is highly desired. In this work, we experimentally studied the metal-insulator-semiconductor (MIS) RRAM devices with the HfO<sub>x</sub> switching layer and Ge or Si bottom electrodes in order to achieve a higher memory window with good endurance. In particular, a memory window over 10<sup>5</sup> was achieved with Pd/HfO<sub>x</sub>/p-Ge RRAM devices, and the conductance mechanism was analyzed in detail. Furthermore, stable DC cycles with a large memory window were demonstrated for  $Pd/HfO_x/p$ -Ge devices up to 20,000 DC sweep cycles. Compared with  $TiN/HfO_x/Pt$  devices and  $Pd/HfO_x/p^+$ -Si devices, Pd/HfOx/p-Ge devices possess better DC endurance under the same test condition. These results suggest  $HfO_x/Ge$  RRAM device is a promising candidate for FPGA and CIM applications.

## 2. Materials and Methods

Two types of devices were fabricated, including MIS and MIM devices. For MIS devices,  $Pd/HfO_x/p$ -Ge devices and  $Pd/HfO_x/p^+$ -Si devices were fabricated. The process flow is depicted in Figure 1a. After the wafer cleaning, 7 nm  $HfO_x$  was deposited on Ge or Si substrates by Atomic Layer Deposition (ALD). The ozone post oxidation (OPO) is not processed here in contrast with the process of previous  $HfO_x/Ge RRAM$  [21,22]. It is not only because the interface is vital for previous RRAM stack used in MOSFET, but the stack variable here needs to be the same as the one in MIM devices. Subsequently, the lithography process and Pd deposition were carried out, and a lift-off process was utilized to form the top electrode. Al was finally deposited using thermal evaporation as a contact metal to Ge or Si substrates. To distinguish the Ge-based and Si-based devices, hereinafter MIGe is used to refer  $Pd/HfO_x/p$ -Ge devices, and MISi is used to refer  $Pd/HfO_x/p^+$ -Si devices. For MIM devices, a typical TiN/HfOx/Pt device was fabricated by the following process flow. First, back electrode Pt was sputtered on a  $SiO_2$  substrate. Next, 7 nm HfO<sub>x</sub> as the switching layer and 15 nm TiN as the top electrode were sequentially deposited by ALD. Afterward, the contact metal W was deposited by sputtering and patterned by lithography. Lastly, a W/TiN/HfO<sub>x</sub> stack was etched layer by layer using Inductive Coupled Plasma (ICP) tool to expose the bottom electrode.

The DC I-V characterizations were carried out by Agilent B1500A semiconductor parameter analyzer. SET and RESET operations were achieved by sweeping from a non-zero voltage  $V_{\text{start}}$  to a larger voltage  $V_{\text{end}}$ , where  $V_{\text{end}}$  was large enough to trigger the switching event. During the SET operation, current compliance (CC) was exerted by B1500A on MIGe/MISi devices (CC = 50 µA) and MIM devices (CC = 1 mA). The READ operations were achieved by applying single-point voltage on the device and measuring the currents for resistance calculation.



Figure 1. MIGe RRAM devices' (a) process flow, (b) structure schematic and (c) TEM graph.

#### 3. Results and Discussion

Typical DC I-V characteristics were measured for Pd/HfO<sub>x</sub>/p-Ge and TiN/HfO<sub>x</sub>/Pt devices, as shown in Figure 2. For MIM devices, stable low resistance states (LRS) can be achieved by 1 mA CC, and the resistance of high resistance states (HRS) is roughly  $10^4$  times the virgin-state resistance. The memory window of MIM devices is around  $10^3$ , while a larger memory window of over  $10^5$  is realized in MIGe devices. It is worth noting that the HRS current of MIGe devices is approximately equal to the current of virgin states, implying a complete annihilation of the conductive filament (CF). Furthermore, the low operation current of MIGe (CC =  $50 \mu$ A) leads to the advantage of low operating power. The RESET current of MIM devices is around several mA while that of MIGe devices is around 100  $\mu$ A, in line with the SET current compliance. Thus, the write power of MIGe devices is estimated to be dozens of times smaller than that of MIM devices. For MIM devices, if a lower CC is applied to reduce the operation power, the memory window will also shrink significantly.



Figure 2. DC *I-V*<sub>g</sub> curves of (a) Pd/HfO<sub>x</sub>/p-Ge devices and (b) TiN/HfO<sub>x</sub>/Pt devices.

It is worth pointing out that the effective voltage drops on the oxide stack ( $V_{ox}$ ) of MIGe devices are less than the voltage applied on the gate/top electrode ( $V_g$ ). There are two situations: (a) The MIGe device works like a MOS when it is at HRS due to the negligible CF; (b) When the MIGe device works at LRS, the CF is conductive, so the device is not equivalent to a MOS. In the case of HRS, the voltage on the gate contributes to a series of oxide capacitance ( $C_{ox}$ ) and substrate capacitance ( $C_s$ ). The total capacitance ( $C_{tot}$ ) is approximate to oxide capacitance at negative bias; thus, the voltage drop on the oxide stack is equal to  $V_g$ . While the device is positively biased, the surface potential, which is equal to the voltage dropped on the substrate ( $V_s$ ), is extracted using a quasi-static technique [23,24]. The surface potential is expressed as Equation (1):

$$\varphi_{\rm s}(V_{\rm g}) = \int_{V_{\rm acc}}^{V_{\rm g}} \left[ 1 - \frac{C(V_{\rm g})}{C_{\rm ox}} \right] dV_{\rm g} + \Delta \tag{1}$$

where,  $\Delta$  is correction factor and expressed as:

$$\Delta = \int_{V_{\text{acc}}}^{V_{\text{FB}}} \left[ 1 - \frac{C(V_{\text{g}})}{C_{\text{ox}}} \right] dV_{\text{g}}$$
<sup>(2)</sup>

To obtain  $V_{\text{FB}}$ ,  $C_{\text{FB}}$  needs to be calculated firstly using Equation (3):

$$C_{\rm FB} = \frac{1}{\frac{1}{C_{\rm ox}} + \frac{1}{C_{\rm s}}}, \ C_{\rm s} = \frac{\varepsilon_{\rm s}\varepsilon_0}{D_{\rm deby}} = \frac{\varepsilon_{\rm s}\varepsilon_0}{\sqrt{kT\varepsilon_{\rm s}\varepsilon_0/q^2NA}}$$
(3)

NA is  $5 \times 10^{16}$  /cm<sup>3</sup>, and  $\varepsilon_s$  is the relative permittivity of Germanium. Derived from Equation (1), the voltage across the RRAM stack and substrate varies with the gate voltage, as plotted in Figure 3. It is indicated that the practical voltage across the RRAM stack is the same as what is in MIM RRAM. Moreover, the substrate doping concentration does not affect the switching behavior except for the operation voltage due to the partial voltage on the substrate. Hence, the scalability will not be affected by the substrate doping concentration. As for the LRS state, the voltage across the RRAM stack and the substrate will be discussed further in this paper.



**Figure 3.** The voltage drops across the RRAM stack ( $V_{ox}$ , the curve in blue) and substrate ( $V_s$ , the curve in black) when the device is positively biased.

To further understand the conduction mechanisms of MIGe devices, double logarithmic *J-E* curves in LRS were plotted. As shown in Figure 4a, the fitting results suggest that two different conductive mechanisms exist for MIGe devices. When the applied voltage on the top electrode (TE) is less than  $V_1$ , the conduction behavior is ohmic because  $\ln(J)$ is proportional to  $\ln(E)$ , and the slope is around 1. When the voltage on the TE increases above  $V_1$ , the slope of the curve reduces to smaller than 1. The current density vs. electric field data fits well with the Schottky emission equation in which  $\ln(J) \propto E^{1/2}$  [25]. Based on the Schottky emission equation, the barrier height  $\Phi_B$  is calculated to be 0.35 eV, while the electron effective mass in HfO<sub>x</sub> is approximated to be about 0.11 m<sub>0</sub> [26]. The conductive current through CF is contributed by electrons, which are the minority carriers for MIGe devices. A comparatively low current through CF, especially at the moment of CF forming, could help limit the overgrowth of the CF region [27]. For MIM devices, the *J-E* curve is symmetric, as shown in Figure 4b, and the slopes are both around 1. Plenty of free electrons are available from the two metal electrodes leading to a high operating current.



Figure 4. J-E curves of (a) Pd/HfO<sub>x</sub>/p-Ge devices and (b) TiN/HfO<sub>x</sub>/Pt devices in low resistance state.

Figure 5 exhibits the energy band diagram for the illustration of electronic transport mechanisms when the MIGe device works at HRS. As shown in Figure 5d, the voltage drop,  $V_{g}$ , is divided between the oxide switching layer and Ge substrate. When negatively biased, the resistance of the Ge substrate is negligible, and the resistance of CF ( $R_{CF}$ ) can be extracted from  $I-V_g$ . Then the voltage dropped on the Ge substrate ( $V_s$ ) could be derived as  $V_g$ - $I^*R_{CF}$ , where  $I^*R_{CF}$  is approximately the voltage on the switching oxide  $(V_{\text{ox}})$ . Therefore,  $V_{\text{g}}$  is almost equal to  $V_{\text{ox}}$  when the device is negatively biased ( $V_{\text{g}} < 0$ ). On the other hand, when  $V_g > V_1$ ,  $V_g$  is mostly distributed to  $V_s$ . As depicted in Figure 5b, the conductive filament consists of abundant oxygen vacancies (V<sub>O</sub>), which can gather to form a quasi-continuous defect energy band in the bandgap of  $HfO_x$  [28]. In this case, the filament consisting of V<sub>O</sub> can be treated as a metallic conducting path between the TE and Ge substrate at negative biases (Figure 5a). However, when the  $V_g$  is positive and larger than  $V_1$ , the electrons from the Ge substrate need to overcome an energy barrier of 0.35 eV to reach the defect levels of the CF (Figure 5c). From the experimental data, it is estimated that the energy level of CF is close to the conduction band minimum (CBM) of Ge and roughly 1.75 eV below the CBM of HfO<sub>2</sub>. This energy level is consistent with previous studies, which identified V<sub>O</sub> levels to be ranging from 1.2 to 2.1 eV below the CBM of HfO<sub>2</sub> [29–31].



**Figure 5.** Energy band diagram of current transmission at (a) region 1, (b) region 2, (c)  $V_g = V_1$ . (d)  $V_s$ - $V_g$  curve. ( $V_s$ : the voltage dropped on Ge substrate;  $V_g$ : the voltage applied on the gate.).

Furthermore, the DC endurance was characterized for  $Pd/HfO_x/p$ -Ge,  $Pd/HfO_x/p^+$ -Si, and TiN/HfO<sub>x</sub>/Pt devices. The sequence of SET-READ-RESET-READ cycles was used, and devices with the same dimension (40  $\mu$ m  $\times$  40  $\mu$ m) were characterized. The cycling results of MIGe and MIM devices were plotted in Figure 6, which suggests different endurance failure phenomena of MIGe and MIM devices. For MIM devices, it can be observed that a sudden hard breakdown happened during the RESET, as shown in Figure 6d. Its endurance failure behavior is similar to those that originated from the depletion of O<sup>2-</sup> which induced the RESET difficulty and increased vacancy concentrations [19,32]. In contrast, the MIGe devices maintained a stable endurance window of  $100 \times$  or more but failed when the HRS and LRS converged into an intermediate state, as shown in Figure 6a,b. Although the distribution of HRS appears to be wide on account of the randomness of oxygen ion movement, pulse programming is an effective approach to improve the uniformity of HRS [10]. Pulse characterizations were implemented further for MIGe and MIM devices (data not shown here). The results of pulse endurance are in correspondence with the results of DC endurance. The MIGe device is still functional after 10<sup>5</sup> fully successful switching cycles, whereas the MIM device broke down after  $10^4$  pulse switching cycles. The effective operation cycles of the MIGe device  $(>10^5)$  are sufficient for CIM [33] since the SET/RESET operations will not be executed frequently.



**Figure 6.** DC endurance cycles of (**a**) Pd/HfO<sub>x</sub>/p-Ge devices (10 M $\Omega$  for minimum of HRS and 500 k $\Omega$  for maximum of LRS in test code) and (**c**) TiN/HfO<sub>x</sub>/Pt devices (50 k $\Omega$  for minimum of HRS and 5 k $\Omega$  for maximum of LRS in test code); DC endurance failure of (**b**) Pd/HfO<sub>x</sub>/p-Ge devices and (**d**) TiN/HfO<sub>x</sub>/Pt devices.

In addition to the larger and more stable memory window achieved by MIGe devices, it is also demonstrated that the devices have superior endurance over the other two types of devices. To further confirm the superior endurance performance of MIGe devices compared to MISi and MIM, DC endurance tests were further carried out for multiple devices of each sample. Figure 7a summarizes the mean DC endurance of MIGe, MISi, and MIM devices. The mean DC endurance of MIGe devices is around 10<sup>4</sup>, while that of MIM devices is ten times smaller. Moreover, the static power of FPGA's pull-up/pull-down resistors when

implemented with RRAM was calculated [2]. For FPGA's configuration memory, the 1T2R structure was widely investigated. In these two resistors, usually one is ON, and the other is OFF. Therefore, the static power mainly depends on the OFF state resistor. Figure 7b compares the static powers of MIGe, MISi, and MIM devices at a 1.8 V supply. The results suggest that MIGe RRAM is a promising candidate for FPGA's pull-up/pull-down resistors.



**Figure 7.** MIGe, MISi and MIM devices' (**a**) mean DC endurance and (**b**) static power ( $V_{dd} = 1.8$  V) of FPGA's pull-up/pull-down resistors.

## 4. Conclusions

In conclusion, a large memory window of over  $10^5$  was demonstrated for Pd/HfO<sub>x</sub>/p-Ge RRAM devices. Furthermore, the devices have been proven to have better endurance and a more stable memory window than MISi and MIM RRAM devices. Moreover, a low static power down to 1 nW was observed in MIGe devices as FPGA's pull-up/pull-down resistors. Therefore, HfO<sub>x</sub>/p-Ge-based RRAM is a promising candidate for FPGA applications.

**Author Contributions:** Conceptualization, N.W.; methodology, N.W.; software, N.W.; validation, N.W. and X.D.; formal analysis, N.W., X.D., S.G., W.W. and Y.Z.; investigation, N.W.; resources, W.W. and Y.Z.; data curation, N.W.; writing—original draft preparation, N.W.; writing—review and editing, N.W., X.D., S.G., W.W. and Y.Z.; visualization, N.W.; supervision, W.W. and Y.Z.; project administration, W.W. All authors have read and agreed to the published version of the manuscript.

**Funding:** This research was supported in part by the Zhejiang Province Natural Science Foundation of China under Grant LZ19F040001, National Key Research and Development Program of China under Grant 2020AAA0109001, Key Research and Development Program of Zhejiang Province under Grant 2021C01039, and the "Ling Yan" Program for Tackling Key Problems of Zhejiang Province, "Research on Sensing and Computing-in-Memory Integrated Chip for Image Applications" under Grant 2022C01098.

Conflicts of Interest: The authors declare no conflict of interest.

## References

- Zahoor, F.; Zulkifli, T.Z.A.; Khanday, F.A. Resistive random access memory (RRAM): An overview of materials, switching mechanism, performance, multilevel cell (MLC) storage, modeling, and applications. *Nanoscale Res. Lett.* 2020, 15, 1–26. [CrossRef]
- Liauw, Y.Y.; Zhang, Z.; Kim, W.; El Gamal, A.; Wong, S.S. Nonvolatile 3D-FPGA with monolithically stacked RRAM-based configuration memory. In Proceedings of the 2012 IEEE International Solid-State Circuits Conference, San Francisco, CA, USA, 19–23 February 2012; pp. 406–408. [CrossRef]
- 3. Prezioso, M.; Merrikh-Bayat, F.; Hoskins, B.D.; Adam, G.C.; Likharev, K.K.; Strukov, D.B. Training and operation of an integrated neuromorphic network based on metal-oxide memristors. *Nature* **2015**, *521*, 61–64. [CrossRef]
- Fang, Y.; Yu, Z.; Wang, Z.; Zhang, T.; Yang, Y.; Cai, Y.; Huang, R. Improvement of HfO<sub>x</sub>-based RRAM device variation by inserting ALD TiN buffer layer. *IEEE Electron. Device Lett.* 2018, 39, 819–822. [CrossRef]
- Lv, H.; Xu, X.; Liu, H.; Liu, R.; Liu, Q.; Banerjee, W.; Sun, H.; Long, S.; Li, L.; Liu, M. Evolution of conductive filament and its impact on reliability issues in oxide-electrolyte based resistive random access memory. *Sci. Rep.* 2015, *5*, 9964. [CrossRef]

- Chen, Y.Y.; Roelofs, R.; Redolfi, A.; Degraeve, R.; Crotti, D.; Fantini, A.; Clima, S.; Govoreanu, B.; Komura, M.; Goux, L.; et al. Tailoring switching and endurance/retention reliability characteristics of HfO<sub>2</sub>/Hf RRAM with Ti, Al, Si dopants. In Proceedings of the 2014 Symposium on VLSI Technology (VLSI-Technology): Digest of Technical Papers, Honolulu, HI, USA, 9–12 June 2014; pp. 1–2. [CrossRef]
- Kim, Y.M.; Lee, J.S. Reproducible resistance switching characteristics of hafnium oxide-based nonvolatile memory devices. J. Appl. Phys. 2008, 104, 114115. [CrossRef]
- Kang, J.; Park, I.S. Asymmetric current behavior on unipolar resistive switching in Pt/HfO<sub>2</sub>/Pt resistor with symmetric electrodes. IEEE Trans. Electron. Devices 2016, 63, 2380–2383. [CrossRef]
- Park, I.S.; Jung, Y.C.; Ahn, J. Anode dependence of set voltage in resistive switching of metal/HfO<sub>2</sub>/metal resistors. *Appl. Phys. Lett.* 2014, 105, 223512. [CrossRef]
- 10. Zhao, L.; Chen, H.-Y.; Wu, S.-C.; Jiang, Z.; Yu, S.; Hou, T.-H.; PhilipáWong, H.-S.; Nishi, Y. Multi-Level Control of Conductive Nano-Filament Evolution in HfO<sub>2</sub> ReRAM by Pulse-Train Operations. *Nanoscale* **2014**, *6*, 5698–5702. [CrossRef] [PubMed]
- Chen, W.; Lu, W.; Long, B.; Li1, Y.; Gilmer, D.; Bersuker, G.; Bhunia, S.; Jha, R. Switching Characteristics of W/Zr/HfO<sub>2</sub>/TiN ReRAM Devices for Multi-Level Cell Non-Volatile Memory Applications. *Semicond. Sci. Technol.* 2015, 30, 075002. [CrossRef]
- Chand, U.; Huang, C.-Y.; Jieng, J.-H.; Jang, W.-Y.; Lin, C.-H.; Tseng, T.-Y. Suppression of endurance degradation by utilizing oxygen plasma treatment in HfO<sub>2</sub> resistive switching memory. *Appl. Phys. Lett.* 2015, 106, 153502. [CrossRef]
- 13. Chen, Y.-C.; Chang, Y.-F.; Wu, X.; Zhoua, F.; Guo, M.; Lin, C.-Y.; Hsieh, C.-C.; Fowler, B.; Chang, T.-C.; Lee, J.C. Dynamic conductance characteristics in HfO<sub>x</sub>-based resistive random access memory. *RSC Adv.* **2017**, *7*, 12984–12989. [CrossRef]
- Su, Y.-T.; Liu, H.-W.; Chen, P.-H.; Chang, T.-C.; Tsai, T.-M.; Chu, T.-J.; Pan, C.-H.; Wu, C.-H.; Yang, C.-C.; Wang, M.-C.; et al. A method to reduce forming voltage without degrading device performance in hafnium oxide-based 1T1R resistive random access memory. *IEEE J. Electron. Devices Soc.* 2018, 6, 341–345. [CrossRef]
- 15. Wu, L.; Liu, H.; Lin, J.; Wang, S. Self-compliance and high performance Pt/HfO<sub>x</sub>/Ti RRAM achieved through annealing. *Nanomaterials* **2020**, *10*, 457. [CrossRef] [PubMed]
- Nail, C.; Molas, G.; Blaise, P.; Piccolboni, G.; Sklenard, B.; Cagli, C.; Perniola, L. Understanding RRAM endurance, retention and window margin trade-off using experimental results and simulations. In Proceedings of the 2016 IEEE International Electron Devices Meeting (IEDM), San Francisco, CA, USA, 3–7 December 2016; pp. 4–5. [CrossRef]
- 17. Golonzka, O.; Arslan, U.; Bai, P.; Bohr, M.; Baykan, O.; Chang, Y.; Fischer, K. Non-volatile RRAM embedded into 22FFL FinFET technology. In Proceedings of the 2019 Symposium on VLSI Technology, Kyoto, Japan, 9–14 June 2019; pp. T230–T231. [CrossRef]
- Fackenthal, R.; Kitagawa, M.; Otsuka, W.; Prall, K.; Mills, D.; Tsutsui, K.; Hush, G. 19.7 A 16Gb ReRAM with 200MB/s write and 1GB/s read in 27 nm technology. In Proceedings of the 2014 IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC), San Francisco, CA, USA, 9–13 February 2014; pp. 338–339. [CrossRef]
- Zambelli, C.; Castellari, M.; Olivo, P.; Bertozzi, D. Correlating power efficiency and lifetime to programming strategies in rram-based fpgas. In Proceedings of the 2018 New Generation of CAS (NGCAS), Valletta, Malta, 20–23 November 2018; pp. 21–24. [CrossRef]
- Yu, S.; Shim, W.; Peng, X.; Luo, Y. RRAM for compute-in-memory: From inference to training. *IEEE Trans. Circuits Syst. I Regul.* Pap. 2021, 68, 2753–2765. [CrossRef]
- Wei, N.; Chen, B.; Zheng, Z.; Cai, Z.; Zhang, R.; Cheng, R.; Lee, S.-W.; Zhao, Y. Ge-based Non-Volatile Logic-Memory Hybrid Devices for NAND Memory Application. In Proceedings of the 2018 IEEE International Electron Devices Meeting (IEDM), San Francisco, CA, USA, 1–5 December 2018; pp. 173–176. [CrossRef]
- 22. Wei, N.; Zhang, Y.; Chen, B.; Zhao, Y. Ge-based non-volatile memories. Jpn. J. Appl. Phys. 2020, 59, SM0802. [CrossRef]
- Kuhn, M. A Quasi-Static Technique for MOS C-V And Surface State Measurements. Solid State Electron. 1970, 13, 873–885. [CrossRef]
- Berglund, C.N. Surface States at Steam-Grown Silicon-Silicon Dioxide Interfaces. IEEE Trans. Electron. Devices 1966, 13, 701–705. [CrossRef]
- Lim, E.W.; Ismail, R. Conduction mechanism of valence change resistive switching memory: A survey. *Electronics* 2015, 4, 586–613. [CrossRef]
- Monaghan, S.; Hurley, P.K.; Cherkaoui, K.; Negara, M.A.; Schenk, A. Determination of electron effective mass and electron affinity in HfO<sub>2</sub> using MOS and MOSFET structures. *Solid-State Electron.* 2009, 53, 438–444. [CrossRef]
- Degraeve, R.; Fantini, A.; Roussel, P.; Goux, L.; Costantino, A.; Chen, C.Y.; Jurczak, M. Quantitative endurance failure model for filamentary RRAM. In Proceedings of the 2015 Symposium on VLSI Technology (VLSI Technology), Kyoto, Japan, 16–18 June 2015; pp. T188–T189. [CrossRef]
- Zhao, L.; Ryu, S.W.; Hazeghi, A.; Duncan, D.; Magyari-Köpe, B.; Nishi, Y. Dopant selection rules for extrinsic tunability of HfO<sub>x</sub> RRAM characteristics: A systematic study. In Proceedings of the 2013 Symposium on VLSI Technology, Kyoto, Japan, 11–13 June 2013; pp. T106–T107.
- Takeuchi, H.; Ha, D.; King, T.J. Observation of bulk HfO<sub>2</sub> defects by spectroscopic ellipsometry. J. Vac. Sci. Technol. A Vac. Surf. Film. 2004, 22, 1337–1341. [CrossRef]
- Xiong, K.; Robertson, J.; Gibson, M.C.; Clark, S.J. Defect energy levels in HfO<sub>2</sub> high-dielectric-constant gate oxide. *Appl. Phys.* Lett. 2005, 87, 183505. [CrossRef]

- 31. Wu, X.; Mei, S.; Bosman, M.; Raghavan, N.; Zhang, X.; Cha, D.; Pey, K.L. Evolution of Filament Formation in Ni/HfO<sub>2</sub>/SiO<sub>x</sub>/Si-Based RRAM Devices. *Adv. Electron. Mater.* **2015**, *1*, 1500130. [CrossRef]
- 32. Chen, P.Y.; Yu, S. Compact modeling of RRAM devices and its applications in 1T1R and 1S1R array design. *IEEE Trans. Electron. Devices* **2015**, *62*, 4022–4028. [CrossRef]
- 33. Yin, S.; Sun, X.; Yu, S.; Seo, J. High-Throughput in-Memory Computing for Binary Deep Neural Networks with Monolithically Integrated RRAM and 90 nm CMOS. *IEEE Trans. Electron. Devices* **2020**, *67*, 4185–4192. [CrossRef]