

Article



# A Low-Power, Fully Integrated SC DC–DC Step-Up Converter with Phase-Reduced Soft-Charging Technique for Fully Implantable Neural Interfaces

Sangmin Song D, Minsung Kim D and Sung-Yun Park \*

College of Engineering, Electronics Engineering, Pusan National University, Busan 46241, Korea \* Correspondence: sungyun@pusan.ac.kr; Tel.: +82-51-510-2416

Abstract: We present a high-power conversion efficiency (PCE) on-chip switched-capacitor (SC) DC–DC step-up converter for a fully implantable neural interface operating with less than a few tens  $\mu$ W from energy harvesting. To improve the PCE in such light loads and wide variations of voltage-conversion ratio (VCR), which is a typical scenario for ultra-low-power fully implantable systems depending on energy harvesting, a phase-reduced soft-charging technique has been implemented in a step-up converter, thereby achieving very low VCR-sensitive PCE variation compared with other state-of-the-art works. The proposed DC–DC converter has been fabricated in a standard 180 nm CMOS 1P6M process. It exhibits high PCE (~80%) for wide input and output ranges from 0.5 V to 1.2 V and from 1.2 V to 1.8 V, respectively, with switching frequencies of 0.3–2 MHz, achieving a peak efficiency of 82.6% at 54  $\mu$ W loads.

**Keywords:** DC–DC converter; step-up converter; soft-charging; switched-capacitor (SC); neural interfaces; low-power electronics

# 1. Introduction

Among the various system requirements for fully implantable neural interfaces, the energy source and its proper management have been recognized as among the biggest concerns. Since the fully implantable system, as its name indicates, must be implanted inside the body, the energy sources for the operation of the system are scarce and are hard to manage efficiently due to the lack of stability of the energy sources. One solution to resolve this issue is to cause the active circuits for the fully implantable neural interface to operate with as low power as possible, making it less sensitive to the amount of available energy. This approach has resulted in many low-power neural interface architecture and circuit design techniques [1–17]. The other solution is to guarantee enough energy sources even inside the body via efficient energy harvesting and optimal management of them. A few viable energy-harvesting solutions have recently been made available in the community, some of which show promising results for fully implantable systems to be deployed in real application fields [18,19].

However, each energy-harvesting solution still has a few technical hurdles for a fully implantable system to be used practically. One of the most popular and widely adopted solutions is wireless power transfer (WPT) using electromagnetic near fields, i.e., magnetic field coupling. WPT using magnetic fields can transcutaneously transfer enough power (a few mW–a few tens of mW) for the operation of most of the fully implantable neural interfaces with minimal loss when choosing the right operating frequency, i.e., 13.56 MHz industry, scientific, and medical (ISM) band, hence, it is widely adopted in wireless neural recordings and stimulations [19–21]. However, WPT using a magnetic field has some drawbacks; it suffers from high sensitivities for distance, angular alignment, and relative size between primary and secondary coils, complicating in vivo experiments [22,23]. In addition, due to the relatively low frequency chosen for the small loss when the magnetic



Citation: Song, S.; Kim, M.; Park, S.-Y. A Low-Power, Fully Integrated SC DC–DC Step-Up Converter with Phase-Reduced Soft-Charging Technique for Fully Implantable Neural Interfaces. *Electronics* 2022, *11*, 3659. https://doi.org/10.3390/ electronics11223659

Academic Editors: João Paulo Pereira do Carmo, Manuel Fernando Silva and Graça Minas

Received: 19 October 2022 Accepted: 8 November 2022 Published: 9 November 2022

**Publisher's Note:** MDPI stays neutral with regard to jurisdictional claims in published maps and institutional affiliations.



**Copyright:** © 2022 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/). field propagates through the body, the coil size (secondary coil to be implanted inside the body) becomes bulky (by a few centimeters), which may result in foreign-body reactions. To tackle this issue, a millimeter-sized coil for implantable devices using ~GHz frequency has been proposed [24]; however, the maximum power it can provide is only a few  $\mu$ W and its energy-transfer sensitivity seems too high, limiting its applications.

Recently, WPT based on ultrasound or light has drawn much attention as an alternative candidate for energy sources suitable for fully implantable neural interface systems. Since the piezoelectric and photovoltaic effects are free of matching limitations imposed by wavelengths, the recipients, such as piezoelectric devices and p-n junctions, can be implemented in relatively small sizes inside the body [25,26]; moreover, because the amount of energy they can transfer depends on the materials (even though it depends on the size), one can easily design those devices accordingly. One pointed-out drawback of such devices is that the amount of energy they produce is highly affected by environmental factors, such as the presence of obstacles and light or ultrasound intensity, requiring careful power management for reliable operation of the fully implantable systems. Figure 1 shows typical power management for ultrasound or light-energy harvestings. To deal with such environmental variations, the maximum power-point tracking (MPPT) algorithm is commonly employed with energy-harvesting systems to adjust the operating point of the energy source. The MPPT module sensing the condition of input or output according to the type of its algorithm allows the DC–DC converter to operate at a point where it can produce maximum power from an energy source, and, if necessary, a battery is used to store excess energy. In addition, DC-DC converters engaged in those energy harvestings should operate efficiently and reliably despite such fluctuations in the operating points. From the perspective of power management, such changes of the operating point from energy sources can be translated into a large variation of the input voltage in the given impedance; in other words, a DC–DC conversion that is capable of producing a fixed (or controllable) output voltage despite wide input-voltage variation is very necessary for the reliable operation of loads (implantable interfaces).



**Figure 1.** Conceptual operation scenario for a fully implantable neural interface which relies on energy harvesting; the proposed soft-charge-based DC–DC converter plays a central role for reliable operation of the neural interface.

In this paper, we present a switched-capacitor (SC) step-up converter which exhibits very low PCE variation, even though there are large variations of input power, while maintaining high PCE; thus, it is suitable for a fully implantable neural interface that depends on solar, thermoelectric tag [27,28], or ultrasonic (in this case, combined with

a rectifying circuit [29]) energy harvesting. The converter has been implemented by adopting a recently announced soft-charging technique [22] and modifying it by introducing a phase-reduction scheme for better PCE and uniformity. Our modification has provided the implemented DC–DC SC step-up converter with high and flat power conversion efficiency (PCE ~80%) for a wide range of input variations, from 0.5 to 1.2 V, even with the ultralight load of ~ $\mu$ A, thereby achieving >30% smaller variation in PCE. In addition, our DC–DC converter has been fully implemented on-chip; therefore, the energy-harvesting device (*p*–*n* junctions if choosing light as energy sources, in particular near-infrared light for implantable devices, see [30,31]) and the active circuit for neural interface systems, such as low-noise neural recording amplifier, filter, and analog-to-digital converter, can be fully integrated within a single die, possibly increasing the level of integration that is more favorable for fully implantable systems.

#### 2. Soft-Charging Technique

In this section, the soft-charging technique will be briefly explained to provide a better understanding of our proposed phase-reduction scheme. The term "soft-charging" originated from a familiar fundamental phenomenon of charge redistribution when multiple capacitors interact. The soft-charging technique has been widely accepted in the implementation of the fully integrated switched-capacitor DC-DC converter due to its inherent low charge-redistribution loss (CRL) and fine granular voltage-conversion ratio (VCR) [32] when properly engaged [33,34]. Unlike conventional SC converters charging a certain amount of the energy from input to a single capacitor (or a few, but not many) and conveying it to the output capacitor (which is usually a single capacitor as well), in soft-charging DC–DC converters, the energy is divided into N capacitors at the input, and then each capacitor transmits a fraction of the entire energy to the output. In this way, the CRL generated in the charge-transfer process between capacitors can be efficiently reduced according to the dividing factor N [32]. If N can be increased infinitely, the CRL will be approximately zero, thus, the ideal energy-delivery efficiency (or PCE) can reach 1; however, in practical implementations, N would be limited because the number of switches and the control circuit complexity will increase, and thereby the related switching loss, conduction loss, and power consumption in the control circuit will escalate.

#### 2.1. Conventional Soft-Charging Technique

The soft-charging technique can be visualized through the analysis of phase flow for a multi-phase step-up converter consisting of multiple capacitors. Figure 2a shows the voltage level of all flying capacitors in a step-up converter employing the soft-charging technique, denoted as  $C_1$  to  $C_{2n+2m+4}$  at the moment of the k<sup>th</sup> phase. Let us assume that a conventional soft-charging step-up converter forms  $V_{OUT}$  by dividing  $V_{IN}$  into (n + 1)fractions and stacking it (m + 1) times on  $V_{IN}$ , requiring the number of (2n + 2m + 4)capacitors and phases. In every phase, at least one of the top and bottom plates of flying capacitors must be connected to fixed voltage levels, such as  $V_{IN}$ ,  $V_{OUT}$ , and GND, and the other plate of the capacitors must be interconnected with other flying capacitors to transmit or receive a certain amount of charge. Via such interconnections, the virtual voltage levels  $V_{B[1]}$  to  $V_{B[n]}$  and  $V_{T[1]}$  to  $V_{T[m]}$  are generated and soft-charging can be facilitated. The top and bottom plates' generated virtual voltage levels can be expressed as:

$$\Delta V_{\rm B} = \frac{V_{\rm IN}}{n+1} = \Delta V_{\rm T} = \frac{V_{\rm OUT} - V_{\rm IN}}{m+1} \tag{1}$$

The optimal condition to achieve the smallest CRL with the given number of capacitors can be achieved when they each have the same amount of voltage difference; thus, the optimal voltage conversion ratio ( $VCR_{OPT}$ ) that produces the smallest CRL is expressed as:

$$VCR_{\rm OPT} = \frac{V_{\rm OUT}}{V_{\rm IN}} = \frac{n+m+2}{n+1}$$
(2)



**Figure 2.** The voltage level of the flying capacitor at a kth phase in (**a**) a conventional structure and in (**b**) a phase-reduced topology.

The amount of charge supplied by the input ( $Q_{IN}$ ) and transferred to the output ( $Q_{OUT}$ ) at one phase, and PCE can also be expressed as:

$$Q_{\rm IN} = C_{fly} \cdot \left[ (n+2)\Delta V_{\rm B} + m\Delta V_{\rm T} \right] \tag{3}$$

$$Q_{\text{OUT}} = C_{fly} \cdot (n+1-1)\Delta V_{\text{B}} = C_{fly} \cdot n\Delta V_{\text{B}}$$
(4)

$$PCE_{\text{conv}} = \frac{P_{\text{OUT}}}{P_{\text{IN}}} = \frac{f_{\text{CLK}}(Q_{\text{OUT}} \cdot V_{\text{OUT}})}{f_{\text{CLK}}(Q_{\text{IN}} \cdot V_{\text{IN}})} = \frac{n}{n+1}$$
(5)

where  $C_{fly}$  is the capacitance of a unit flying capacitor ( $C_1 \sim C_{2n+2m+4}$ ). As shown in Equation (5), the maximum PCE which the converter can achieve is solely determined by *n* when considering only the CRL as a loss.

#### 2.2. Phase Reduction in Soft-Charging Technique

According to analysis of the conventional soft-charging technique applied for a step-up DC–DC converter as shown in Figure 2a, one can be sure that the larger *n* will definitely provide better efficiency, but a question arises: what about the power consumption in the many switches related to each phase and, consequently, the complicated controller? In this section, we will provide the proposed phase-reduction scheme that can achieve higher PCE, even if the same *n* and *m* with the conventional soft-charging technique are employed (in other words, the same PCE with the conventional one while requiring lower overhead implementation). Figure 2b shows the phase-reduced soft-charging technique applied for a step-up DC-DC converter where two redundant phases have been removed from the conventional one at  $\phi_k$ . At the following phase ( $\phi_{k+1}$ ), one can expect that  $C_{n+m+1}$  and  $C_{2n+2m+2}$  of Figure 2b have the same voltage level of  $C_{n+m+2}$  and  $C_1$ , respectively, meaning that they preserve the same amount of charge. At the same time, this phase-reduced topology not only skips the phase but also results in changes in virtual voltage levels lower than  $V_{IN}$  ( $V_{B[1]} \sim V_{B[n]}$ ). Figure 3 shows this phenomenon clearly. In the conventional topology, a bottom plate of  $C_{2n+m+1}$  and that of discharged  $C_{2n+2m+4}$  are connected causing charge redistribution at  $\phi_{k+1}$ , and  $C_{2n+2m+4}$  receives a charge of q, but in the phase-reduced topology, as the  $C_{2n+m}$  and  $C_{2n+2m+2}$  precharged by q are charge-redistributed,  $C_{2n+2m+2}$ obtains a charge of q', which causes  $V_{B[n]}$  to be lower than before. Under the same principle,  $V_{B[1]}$  has increased compared to its conventional topology. As  $V_{B[1]}$  and  $V_{B[n]}$  are changed,  $V_{B[2]} \sim V_{B[n-1]}$  are changed as well but  $V_T$  remains at its voltage level and optimal VCR is not changed, i.e.,  $\Delta V_{\rm T} = (V_{\rm OUT} - V_{\rm IN})/(m+1) = V_{\rm IN}/(n+1)$  and  $VCR_{\rm OPT} = (n+m+2)/(m+1)$ (n + 1). Considering the amount of charge transferred through the interaction of capacitors,  $\Delta V_{\rm B}$ ' expressing the potential difference ( $V_{\rm B[1]} - GND$ ) and ( $V_{\rm IN} - V_{\rm B[n]}$ ),  $\Delta V_{\rm B}$  expressing

the voltage step from  $V_{B[1]}$  to  $V_{B[n]}$ , and  $V_{B[k]}$  of phase-reduced topology can be expressed as follows:

$$\Delta V'_{\rm B} - \Delta V_{\rm T} = \Delta V_{\rm B}, \ V_{\rm IN} = 2\Delta V'_{\rm B} + (n-1)\Delta V_{\rm B} \tag{6}$$

$$\Delta V_{\rm B} = \frac{n-1}{\left(n+1\right)^2} V_{\rm IN}, \ \Delta V_{\rm B}' = \frac{2n}{\left(n+1\right)^2} V_{\rm IN} \tag{7}$$

$$V_{B[k]} = \Delta V'_{B} + (k-1)\Delta V_{B} \ (1 \le k \le n)$$
(8)

According to Equation (7), Q<sub>IN</sub> and Q<sub>OUT</sub> at a given phase, and PCE can be expressed as:

$$Q_{\rm IN} = C_{fly} \cdot \left[ (\Delta V'_{\rm B} - \Delta V_{\rm T}) + (n-1)\Delta V_{\rm B} + 2\Delta V'_{\rm B} + m\Delta V_{\rm T} \right] \tag{9}$$

$$Q_{\text{OUT}} = C_{fly} \cdot \left[ (\Delta V'_{\text{B}} - \Delta V_{\text{T}}) + (n-1)\Delta V_{\text{B}} + \Delta V'_{\text{B}} \right]$$
(10)

$$PCE_{ph-rd} = \frac{P_{\text{OUT}}}{P_{\text{IN}}} = \frac{f_{\text{CLK}}(Q_{\text{OUT}} \cdot V_{\text{OUT}})}{f_{\text{CLK}}(Q_{\text{IN}} \cdot V_{\text{IN}})} = \frac{n^2 + nm + 2n}{n^2 + nm + 3n + m} = \frac{n + \frac{2}{n+m}}{n + \frac{2}{n+m} + 1}$$
(11)

Therefore, the proposed phase-reduced topology is always more efficient than the same conventional soft-charging one; in other words, better PCE can be achieved with the same numbers of *n* and *m*. A numerical calculation confirms this. Figure 4 compares the calculated PCE in both conventional and proposed phase-reduced soft-charging techniques by varying *n* and *m*. As shown, phase-reduced soft-charging provides better PCE than the conventional one and the enhancement is increased when *n* or *m* becomes smaller. In addition, the converter with the proposed phase-reduced scheme can result in less PCE variation than the conventional soft-charging converter even though the converter is not operating in optimal VCR conditions. Since the PCE slope of the phase-reduced scheme in Figure 4 is always sluggish compared to the conventional one, it can be deduced that the PCE is insensitive when *n* or *m* changes but optimal VCR is maintained, or when *n* or *m* is the same but VCR is changed. This result is of particular importance because most energy-harvesting sensors (especially implantable sensors) must be limited in their size, and, thus, it is usually hard to implement a complicated controller for DC–DC conversion; also, large VCR variations due to the instability of the energy-harvesting sources must be compensated for in the DC-DC converter while maintaining high PCE.



**Figure 3.** Phase diagram comparing  $V_{\rm B}$  of conventional with that of phase-reduced topology.



Figure 4. PCE comparison of phase-reduced topology with conventional topology.

### 3. Overall Circuit Implementation

To check the feasibility of the proposed phase-reduction scheme, we have implemented a soft-charging-based step-up SC DC–DC converter with n = 9 and m = 13 (VCR<sub>OPT</sub> = 2.4). According to Figure 4, the condition at n = 9 would not provide a large improvement but we chose it because (1) our target is to achieve ~80% flat overall PCE even with large input power variations and (2) in the next run, we are going to integrate this converter with a silicon p-n junction as an energy-harvester, which may generate a quite low output voltage (0.4~0.5 V) while generating high voltage, >1 V. Figure 5 shows the overall circuit implementation. A unit cell consists of one flying capacitor (100 pF), its counter phase (CP) flying capacitor which operates with a  $\pi$ -phase difference, and the related power switches (a total of 52). The two capacitors in the unit cell complementarily share the logic signals for their controls, thus, those consume less logic power (about half) compared to (2n + 2m + 2)-cells composed of only one flying capacitor, enabling more efficient energy transfer. The power switches are implemented by using a medium voltage transistor (MVT) because a nominal  $V_{\rm TH} \sim 0.55$  V in the given 180 nm process cannot completely turn on/off switches. In each plate of the flying capacitor, the switch type (NMOS or PMOS) has been carefully selected for stability of operation. The gate signals for the switches on the bottom side (SB) are connected to the bottom side switches operating GND to  $V_{IN}$ , and the ones for the switches on the top side (ST) are connected at the top side switches for  $V_{\rm IN}$  to  $V_{\rm OUT}$ . Each phase control signal is generated by dividing the clock signal (CLK) from the cascaded D-flip-flops and logic gates. The CLK has a 75% duty ratio to provide the capacitors with enough time to completely settle and to guarantee non-overlapping between each phase signal. The supply voltage of all logic circuits comes from  $V_{\rm IN}$ , but the level shifter uses both  $V_{\rm OUT}$ and  $V_{\rm IN}$ .

The start-up process has been achieved via the forward-conducting p-n junctions (body-to-source/drain) and subthreshold leakage of the power switches. For a reliable start-up, the load should not be connected before  $V_{OUT}$  rises to a certain voltage (~0.3 V). To guarantee this reliable start-up operation, we implemented a dynamic comparator and a switch at the output. Once  $V_{OUT}$  is larger than  $V_{REF}$ , the SW<sub>LOAD</sub> connects the output of the converter to external loads. To regulate  $V_{OUT}$  at the desired value, pulse skipping

modulation (PSM) has been employed at the on-chip and pulse frequency modulation (PFM) at the off-chip. When  $V_{OUT,f} > V_{REF}$ , all phase signals except  $P_1$  are turned off and the charge transferring to the output is stopped. If  $V_{OUT,f}$  is reduced below  $V_{REF}$ ,  $P_1 \sim P_{2n+2m+2}$  are generated again to regulate the output properly. The main CLK varies from 0.3 to 2 MHz; those are fast enough to regulate  $V_{OUT}$  within 50 mV deviation at a maximum current of 36.4  $\mu$ A in transience at the output. The comparator has a 40 mV hysteresis to prevent output bouncing due to the noise.



**Figure 5.** Overall circuit implementation of the step-up DC–DC converter with the phase-reduced soft-charging technique.

#### 4. Measurement Results

The implemented SC step-up DC–DC converter has been fabricated in a standard 180 nm CMOS 1P6M process. Figure 6 shows a microphotograph of the fabricated chip. The active area is  $3.5 \times 1.4 \text{ mm}^2$ , mostly occupied by MIM (metal–insulator–metal) capacitors. The total capacitance is ~4.6 nF. The logic and virtual voltage level wires shared by the two flying capacitors, as described in the previous section, are located between the counterphase flying capacitors. Since virtual voltage level wires are common connections between all of the capacitors, they are routed in a ring shape, so that charge passes through all cells. In consideration of the long path, we carefully layout that path to connect all cells in parallel with a large width to reduce a series resistance component in the entire course, so we have less affected the overall PCE.

Figure 7 summarizes the transient responses of the fabricated converter. Figure 7a shows  $V_{\text{OUT}}$  nominally set as 1.2 V while the load current pulse abruptly changes from 0 to 36.4  $\mu$ A (equivalently  $R_{\text{L}} \approx 33 \text{ k}\Omega$ ).  $V_{\text{OUT}}$  increases during the soft-charging state, supplying charges to the output. When the output becomes larger than the given reference ( $V_{\text{REF}}$ ), all phase signals except P<sub>1</sub> stop so that the output capacitor ( $C_{\text{OUT}}$ ) solely supplies load current; therefore,  $V_{\text{OUT}}$  decreases. Depending on the amount of load current, only the speed at which the charge is accumulated in the  $C_{\text{OUT}}$  varies, i.e., voltage slope, but average

 $V_{\text{OUT}}$  is maintained. You can notice that there is PSM operation even if there is no load since  $V_{\text{OUT}}$  must feed the control logic and power switches; however, if the load consumes more than the maximum output current, feedback circuits cannot operate properly, decreasing  $V_{\text{OUT}}$  as shown in Figure 7b. It can be seen that if the load requires more current than the input can supply,  $V_{\text{OUT},f}$  cannot reach  $V_{\text{REF}}$ , so feedback does not work. Figure 7c depicts  $V_{\text{OUT}}$  (fixed at 1.2 V) when  $V_{\text{IN}}$  is abruptly changed between 0.5 and 0.6 V. When  $V_{\text{IN}} = 0.6$  V, the output voltage is slightly reduced because an optimized VCR has not been established, but the feedback is still operating normally and supplying the load current. The start-up process is also shown in Figure 7d. As mentioned in Section 3,  $V_{\text{OUT}}$  slowly increases until it rises to the nominal  $V_{\text{TH}} \sim 300$  mV of the MVT device, and then shows a sharp transition. In the section where the  $V_{\text{OUT}}$  increases slowly, only a small amount of charge flows through the p-n junctions and sub-V<sub>th</sub> channel of the power switch, so that the slope is gradual. After the  $V_{\text{OUT}}$  becomes ~300 mV, the top-side switches operate properly, and turn on the switches connected to the load. It takes ~50 ms for  $V_{\text{OUT}}$  to reach the desired level of 1.2 V.



Figure 6. A microphotograph of a fabricated phase-reduced soft-charging step-up converter.

The PCE of the fabricated step-up DC–DC converter has been comprehensively measured. Figure 8a depicts the PCEs by varying the clock frequency ( $f_{CLK}$ ) and  $V_{IN}$  while keeping  $V_{OUT}$  as 1.2 V with 60 k $\Omega$  load ( $I_{LOAD}$  = 20  $\mu$ A,  $P_{OUT}$  = 24  $\mu$ W) without guaranteeing optimal VCR. As shown, when the clock speed is properly adjusted for the converter it delivers the necessary charge at the output, and the PCE remains flat at ~80% despite the wide variation of  $V_{\rm IN}$  from 0.5 V to 0.8 V, i.e., the VCR is far away from the VCR<sub>OPT</sub>. Figure 8b shows the optimized PCEs of the fabricated converter by adjusting the VCR point by point. As the  $V_{OUT}$  ( $V_{IN}$  also changed to maintain VCR = 2.4) increases, strong inversion of each FET is ensured, and the charge is delivered better, resulting in higher peak PCE; however, the overall PCE variation is not different to the one without optimization in Figure 8a. Measured virtual voltage levels are also provided in Figure 9. As previously seen in Figure 2b, a flying capacitor is soft-charged while being charged/discharged through a small amount of voltage step, as illustrated in Figure 9a. The virtual voltage levels ( $V_{B[1]} \sim V_{B[9]}$  and  $V_{T[1]} \sim V_{T[13]}$ ) generated during the charge-transfer process of several flying capacitors are shown in Figure 9b. At this time, the mid-level of  $V_{\rm B}$ , especially  $V_{\rm B[4]}$ , tends to ripple because the threshold voltage of the power switches connected to this level is insufficient to ensure adequate settling time regardless of switch type, and this ripple is represented as conduction loss.

The maximum PCE by varying  $V_{IN}$  for both 1.2 and 1.8 V  $V_{OUT}$  is shown in Figure 10, indicating that the PCE has a flat distribution of around 80% in the wide range of input voltages. This measurement was performed under the 60 k $\Omega$  load condition. The peak

PCE was measured as ~82.6% when  $V_{\rm IN} = 0.95$  V,  $V_{\rm OUT} = 1.8$  V, and  $f_{\rm CLK} = 342$  kHz. Table 1 compares the performance of our fabricated converter with other state-of-the-art switched-capacitor DC–DC converters. To highlight the stable and high-power conversion performance of our converter even with wide input-voltage variations, we created a figure of merit termed as VCR sensitivity. VCR sensitivity can be calculated as the ratio of the PCE to VCR variations (VCR sensitivity =  $\Delta PCE/\Delta VCR$ , smaller is better), indicating how much PCE variation of the given converter shows when the VCR changes. Our SC step-up DC–DC converter shows comparable performance with others in terms of the VCR range and PCE, and much better performance in VCR sensitivity; this means a smaller PCE variation in spite of the wide input-voltage fluctuation, which is a desirable characteristic for power management dedicated to energy harvesting along with continuous PCE.



**Figure 7.** Captured waveform measuring (**a**) load regulation with 33 k $\Omega$ , (**b**) load regulation with 30 k $\Omega$ , (**c**) line regulation at *V*<sub>IN</sub> = 0.5–0.6 V and (**d**) start-up sequence.



**Figure 8.** Measured PCE plot (**a**) under fixed  $V_{OUT} = 1.2$  V condition and (**b**) under fixed VCR = 2.4 condition.

![](_page_9_Figure_1.jpeg)

![](_page_9_Figure_2.jpeg)

**Figure 9.** Measured voltage level of (a)  $V_{IN}$ ,  $V_{OUT}$  and each plate voltage of one flying capacitor ( $V_{Cfly_TOP}$  and  $V_{Cfly_BOT}$ ) and (b) virtual node ( $V_{B[1]} \sim V_{B[9]}$  and  $V_{T[1]} \sim V_{T[13]}$ ), at  $V_{IN} = 0.75$  V and  $V_{OUT} = 1.8$  V.

![](_page_9_Figure_4.jpeg)

Figure 10. Measured PCE plot with varied V<sub>IN</sub> and V<sub>OUT</sub> under optimized frequency conditions.

| Fable 1. Summary and | comparison | with recent | state-of-the-ar | t works. |
|----------------------|------------|-------------|-----------------|----------|
|                      |            |             |                 |          |

|                                         | [32]            | [33]              | <sup>1</sup> [34] | [35]         | [36]                | This Work                      |
|-----------------------------------------|-----------------|-------------------|-------------------|--------------|---------------------|--------------------------------|
| Technology                              | 28 nm           | 180 nm            | 180 nm            | 65 nm        | 65 nm               | 180 nm                         |
| Topology                                | Out-<br>phasing | Soft-<br>Charging | Soft-<br>Charging | Buck + Boost | Buck +<br>BoostSCPC | Phase-Reduced<br>Soft-Charging |
| $V_{\rm IN}$ (V)                        | 3.2             | 0.1-0.5           | 0.95-1.8          | 0.22-2.4     | 0.25 - 1            | 0.5–1.2                        |
| $V_{\rm OUT}$ (V)                       | 0.95            | 0.75              | 1.8               | 0.85-1.2     | 0.9-1.5             | 1.2-1.8                        |
| VCR                                     | 0.33            | 1.5-7.5           | 1-1.89            | 0.5-7 (#24)  | 0.9–6               | 1.5-2.4                        |
| PCE <sub>peak</sub> (%)                 | 82.0            | 85.4              | 85.3              | 84.1         | 86.0                | 82.6                           |
| <sup>2</sup> VCR Sensitivity<br>(%/VCR) | -               | -                 | 3                 | 34.22        | 20                  | <sup>3</sup> 1/2.9             |
| Area (mm <sup>2</sup> )                 | 0.117           | 3.89              | 1.75              | 2.4          | 1.4                 | 4.9                            |

<sup>1</sup> Only the power-management unit considered. <sup>2</sup> VCR sensitivity =  $(PCE_{peak} - PCE_{min})/\Delta VCR$ . <sup>3</sup> 1 at  $V_{OUT}$  = 1.2 V and 2.9 at  $V_{OUT}$  = 1.8 V.

# 5. Conclusions

In this paper, we have presented a prototype low-power, fully integrated SC DC–DC step-up converter with the proposed phase-reduced soft-charging scheme for a fully implantable neural interface. For reliable operation of the fully implantable neural interface, the power-management module must guarantee stable power transfer with high PCE despite large variations of energy source due to unexpected environmental changes. Thanks to the proposed phase-reduced soft-charging technique, we achieved high (~80%) and flat PCE (1 VCR sensitivity at  $V_{OUT}$  = 1.2 V and 2.9 VCR sensitivity at  $V_{OUT}$  = 1.8 V) even with large input-voltage variations (0.5–1.2 V) in the measurement of the prototype chip; also, other performances, such as the peak PCE and VCR range, are comparable with state-of-the-art works.

**Author Contributions:** Conceptualization, S.S. and S.-Y.P.; methodology, S.S. and S.-Y.P.; software, S.S. and S.-Y.P.; validation, S.S., M.K. and S.-Y.P.; formal analysis, M.K.; investigation, S.S.; resources, S.-Y.P.; data curation, S.S.; writing—original draft preparation, S.S.; writing—review and editing, S.-Y.P. and M.K.; visualization, S.S.; supervision, S.-Y.P.; project administration, S.-Y.P.; funding acquisition, S.-Y.P. All authors have read and agreed to the published version of the manuscript.

**Funding:** This work was supported by a 2-year research grant of Pusan National University. This research was also supported by a Pusan National University research grant (2022) by BK21PLUS, Creative Human Resource Education and Research Programs for ICT Convergence in the 4th Industrial Revolution.

Institutional Review Board Statement: Not applicable.

Informed Consent Statement: Not applicable.

Data Availability Statement: Not applicable.

Conflicts of Interest: The authors declare no conflict of interest.

#### References

- Harrison, R.R.; Charles, C. A low-power low-noise CMOS amplifier for neural recording applications. *IEEE J. Solid-State Circuits* 2003, 38, 958–965. [CrossRef]
- Harrison, R.R.; Watkins, P.T.; Kier, R.J. A Low-Power Integrated Circuit for a Wireless 100-Electrode Neural Recording System. IEEE J. Solid-State Circuits 2006, 42, 123–133. [CrossRef]
- Holleman, J.; Zhang, F.; Otis, B. Ultra Low-Power Integrated Circuit Design for Wireless Neural Interfaces, 1st ed.; Springer: New York, NY, USA, 2011.
- Mendrela, A.E.; Cho, J.; Fredenburg, J.A.; Nagaraj, V.; Netoff, T.I.; Flynn, M.P.; Yoon, E. A Bidirectional Neural Interface Circuit with Active Stimulation Artifact Cancellation and Cross-Channel Common-Mode Noise Suppression. *IEEE J. Solid-State Circuits* 2016, *51*, 955–965.
- Park, S.-Y.; Cho, J.; Na, K. Modular 128-channel Δ-ΔΣ analog front-end architecture using spectrum equalization scheme for 1024-Channel 3-D neural recording microsystems. *IEEE J. Solid-State Circuits* 2017, 53, 501–514. [CrossRef]
- Chang, S.-I.; Park, S.-Y.; Yoon, E. Low-Power Low-Noise Pseudo-Open-Loop Preamplifier for Neural Interfaces. *IEEE Sens. J.* 2017, 17, 4843–4852. [CrossRef]
- Park, S.-Y.; Cho, J.; Lee, K. Dynamic Power Reduction in Scalable Neural Recording Interface Using Spatiotemporal Correlation and Temporal Sparsity of Neural Signals. *IEEE J. Solid-State Circuits* 2018, 53, 1102–1114. [CrossRef]
- Atzeni, G.; Novello, A.; Cristiano, G.; Liao, J.; Jang, T. A 0.45/0.2-NEF/PEF 12-nV/ / Hz Highly Configurable Discrete-Time Low-Noise Amplifier. *IEEE Solid. State Circuits Lett.* 2020, *3*, 486–489. [CrossRef]
- Lee, C.; Jeon, T.; Jang, M.; Park, S.; Kim, J.; Lim, J.; Ahn, J.H.; Huh, Y.; Chae, Y. A 6.5-µW 10-kHz BW 80.4-dB SNDR Gm-C-Based CT ΔΣ Modulator with a Feedback-Assisted G-m Linearization for Artifact-Tolerant Neural Recording. *IEEE J. Solid-State Circuits* 2020, 55, 2889–2901. [CrossRef]
- Mondal, S.; Hall, D.A. A 13.9-nA ECG Amplifier Achieving 0.86/0.99 NEF/PEF Using AC-Coupled OTA-Stacking. *IEEE J. Solid-State Circuits* 2020, 55, 414–425. [CrossRef]
- 11. Samiei, A.; Hashemi, H. A Bidirectional Neural Interface SoC with Adaptive IIR Stimulation Artifact Cancelers. *IEEE J. Solid-State Circuits* 2021, *56*, 2142–2157. [CrossRef]
- 12. Pochet, C.; Huang, J.; Mercier, P.; Hall, D.A. A 174.7-dB FoM, 2nd-Order VCO-Based ExG-to-Digital Front-End Using a Multi-Phase Gated-Inverted-Ring Oscillator Quantizer. *IEEE Trans. Biomed. Circuits Syst.* 2021, *15*, 1283–1294. [CrossRef] [PubMed]
- 13. Kwak, J.Y.; Park, S.-Y. Compact Continuous Time Common-Mode Feedback Circuit for Low-Power, Area-Constrained Neural Recording Amplifiers. *Electronics* **2021**, *10*, 145. [CrossRef]

- 14. Kim, H.-J.; Park, Y.; Eom, K.; Park, S.-Y. An Area- and Energy-Efficient 16-Channel, AC-Coupled Neural Recording Analog Frontend for High-Density Multichannel Neural Recordings. *Electronics* **2021**, *10*, 1972. [CrossRef]
- Park, S.-Y.; Na, K.; Vöröslakos, M.; Song, H.; Slager, N.; Oh, S.; Seymour, J.P.; Buzsáki, G.; Yoon, E. A Miniaturized 256-Channel Neural Recording Interface with Area-Efficient Hybrid Integration of Flexible Probes and CMOS Integrated Circuits. *IEEE Trans. Biomed. Eng.* 2022, 69, 334–346. [CrossRef] [PubMed]
- Lin, Y.-J.; Song, H.; Oh, S.; Vöröslakos, M.; Kim, K.; Chen, X.; Wentzloff, D.D.; Buzsáki, G.; Park, S.-Y.; Yoon, E. A 3.1-5.2 GHz, Energy-Efficient Single Antenna, Cancellation-Free, Bitwise Time-Division Duplex Transceiver for High Channel Count Optogenetic Neural Interface. *IEEE Trans. Biomed. Circuits Syst.* 2022, 16, 52–63. [CrossRef]
- Wendler, D.; Dorigo, D.D.; Mohammad, A.; Bleitner, A.; Marx, M.; Willaredt, R.; Manoli, Y. A 0.0046-mm2 Two-Step Incremental Delta–Sigma Analog-to-Digital Converter Neuronal Recording Front End With 120-mVpp Offset Compensation. *IEEE J. Solid-State Circuits Access.* 2022. [CrossRef]
- Yun, S.; Koh, C.S.; Jeong, J.; Seo, J.; Ahn, S.-H.; Choi, G.J.; Shim, S.; Shin, J.; Jung, H.H.; Chang, J.W.; et al. Remote-Controlled Fully Implantable Neural Stimulator for Freely Moving Small Animal. *Electronics* 2019, *8*, 706. [CrossRef]
- 19. Kim, C.; Park, J.; Ha, S.; Akinin, A.; Kubendran, R.; Mercier, P.P.; Cauwenberghs, G. A 3 mm × 3 mm Fully Integrated Wireless Power Receiver and Neural Interface System-on-Chip. *IEEE Trans. Biomed. Circuits Syst.* **2019**, *13*, 1736–1746. [CrossRef]
- Lee, B.; Jia, Y.; Mirbozorgi, A.; Connolly, M.; Tong, X.; Zeng, Z.; Mahmoudi, B.; Ghovanloo, M. An Inductively-Powered Wireless Neural Recording and Stimulation System for Freely-Behaving Animals. *IEEE Trans. Biomed. Circuits Syst.* 2019, 13, 413–424. [CrossRef]
- He, Z.; Jiang, Y.; Kim, I.; Jin, H.; Dong, C.; Li, J.; Zou, Z.; Zheng, L.-R.; Qin, Y. A wireless powered implantable and flexible neural recording and stimulating system based on NFC protocol. In Proceedings of the IEEE International Conference on Integrated Circuits, Technologies and Applications, Beijing, China, 21–23 November 2018.
- 22. Haerinia, M.; Shadid, R. Wireless Power Transfer Approaches for Medical Implants: A Review. Sensors 2020, 20, 3487. [CrossRef]
- 23. Cai, L.; Gutruf, P. Soft, wireless and subdermally implantable recording and neuromodulation tools. *J. Neural Eng.* 2021, 18, 041001. [CrossRef]
- Poon, A.S.; O'Driscoll, S.; Meng, T.H. Optimal Frequency for Wireless Power Transmission Into Dispersive Tissue. *IEEE Trans. Antennas Propag.* 2010, 58, 1739–1750. [CrossRef]
- 25. Su, Y.; Routhu, S.; Moon, K.S.; Lee, S.Q.; Youm, W.; Ozturk, Y. A Wireless 32-Channel Implantable Bidirectional Brain Machine Interface. *Sensors* **2016**, *16*, 1582. [CrossRef] [PubMed]
- Moon, E.; Blaauw, D.; Phillips, J.D. Infrared Energy Harvesting in Millimeter-Scale GaAs Photovoltaics. *IEEE Trans. Electron. Devices* 2017, 64, 4554–4560. [CrossRef] [PubMed]
- Ballo, A.; Grasso, A.D.; Palumbo, G. A Subthreshold Cross-Coupled Hybrid Charge Pump for 50-mV Cold-Start. *IEEE Access* 2020, *8*, 188959–188969. [CrossRef]
- Ballo, A.; Grasso, A.D.; Palumbo, G. A Bulk Current Regulation Technique for Dual-Branch Cross-Coupled Charge Pumps. IEEE Trans. Circuits Syst. II Exp. Briefs 2022, 69, 4128–4132. [CrossRef]
- Ballo, A.; Bottaro, M.; Grasso, A.D. A Review of Power Management Integrated Circuits for Ultrasound-Based Energy Harvesting in Implantable Medical Devices. *Appl. Sci.* 2021, 11, 2487. [CrossRef]
- 30. Smith, A.M.; Mancini, M.C.; Nie, S. Second window for in vivo imaging. Nat. Nanotechnol. 2009, 4, 710–711. [CrossRef]
- 31. Weissleder, R. A clearer vision for in vivo imaging. Nat. Biotechnol. 2001, 19, 316–317. [CrossRef]
- 32. Butzen, N.; Steyaert, M.S.J. Design of Soft-Charging Switched-Capacitor DC–DC Converters Using Stage Outphasing and Multiphase Soft-Charging. *IEEE J. Solid-State Circuits* **2017**, *52*, 3132–3141. [CrossRef]
- Kim, H.; Maeng, J.; Park, I.; Jeon, J.; Choi, Y.; Kim, C. A Dual-Mode Continuously Scalable-Conversion-Ratio SC Energy Harvesting Interface With SC-Based PFM MPPT and Flying Capacitor Sharing Scheme. *IEEE J. Solid-State Circuits* 2021, 56, 2724–2735. [CrossRef]
- Gi, H.; Park, J.; Yoon, Y.; Jung, S.; Kim, S.J.; Lee, Y. A Soft-Charging-Based SC DC–DC Boost Converter with Conversion-Ratio-Insensitive High Efficiency for Energy Harvesting in Miniature Sensor Systems. *IEEE Trans. Circuits Syst. I Regul. Pap.* 2020, 67, 3601–3612. [CrossRef]
- Jiang, Y.; Law, M.-K.; Mak, P.-I.; Martins, R.P. A 0.22-to-2.4V-input fine-grained fully integrated rational buck-boost sc dc-dc converter using algorithmic voltage-feed-in (AVFI) topology achieving 84.1% peak efficiency at 13.2 mW/mm<sup>2</sup>. In Proceedings of the IEEE Int'l Solid-State Circuit Conference (ISSCC), San Francisco, CA, USA, 11–15 February 2018; pp. 422–424.
- 36. Talkhooncheh, A.H.; Yu, Y.; Agarwal, A.; Kuo, W.W.-T.; Chen, K.-C.; Wang, M.; Hoskuldsdottir, G.; Gao, W.; Emami, A. A Biofuel-Cell-Based Energy Harvester With 86% Peak Efficiency and 0.25-V Minimum Input Voltage Using Source-Adaptive MPPT. *IEEE J. Solid-State Circuits* 2021, 56, 715–728. [CrossRef]