Next Article in Journal
A 0.6 V Bulk-Driven Class-AB Two-Stage OTA with Non-Tailed Differential Pair
Next Article in Special Issue
Buck-Boost Charge Pump Based DC-DC Converter
Previous Article in Journal
Extreme Path Delay Estimation of Critical Paths in Within-Die Process Fluctuations Using Multi-Parameter Distributions
Previous Article in Special Issue
Decoding Algorithms and HW Strategies to Mitigate Uncertainties in a PCM-Based Analog Encoder for Compressed Sensing
 
 
Font Type:
Arial Georgia Verdana
Font Size:
Aa Aa Aa
Line Spacing:
Column Width:
Background:
Article

A Ka-Band SiGe BiCMOS Quasi-F−1 Power Amplifier Using a Parasitic Capacitance Cancellation Technique  †

School of Electrical and Computer Engineering, National Technical University of Athens, 15780 Athens, Greece
*
Authors to whom correspondence should be addressed.
This paper is an extended version of our paper published in the 2022 Panhellenic Conference on Electronics & Telecommunications. Manouras, V.; Papananos, I. A Ka-Band Quasi-F−1 Power Amplifier in a 130 nm SiGe BiCMOS Technology, 2022 Panhellenic Conference on Electronics & Telecommunications (PACET), 2022, pp. 1–5, doi:10.1109/PACET56979.2022.9976366.
J. Low Power Electron. Appl. 2023, 13(2), 23; https://doi.org/10.3390/jlpea13020023
Submission received: 22 February 2023 / Revised: 21 March 2023 / Accepted: 21 March 2023 / Published: 24 March 2023

Abstract

:
This paper deals with the design, analysis, and implementation of a Ka-band, single-stage, quasi-inverse class F power amplifier (PA). A detailed methodology for the evaluation of the active device’s output capacitance is described, enabling the designing of a second-harmonically tuned load and resulting in enhanced performance. A simplified model for the extraction of time-domain intrinsic voltage and current waveforms at the output of the main active core is introduced, enforcing the implementation process of the proposed quasi-inverse class F technique. The PA is fabricated in a 130 nm SiGe BiCMOS technology with f T / f m a x = 250 / 370   GHz and it is suitable for 5G applications. It achieves 33 % peak power-added efficiency ( P A E ), 18.8   dBm saturation output power P s a t , and 14.7   dB maximum large-signal power gain G at the operating frequency of 38   GHz . The PA’s response is also tested under a modulated-signal excitation and simulation results are denoted in this paper. The chip size is 0.605 × 0.712   mm 2 including all pads.

1. Introduction

The surge in consumer demand for mobile data, as well as their preference for superior performance, enhanced quality, and increased reliability, has led to a continual rise in the need for elevated data rates and reduced latency [1]. This demand has been a major driver for Federal Communication Committee (FCC) to announce procedures for mm-wave auctions and define the 5G new radio specifications [2]. Ka-band (26.5–40 GHz) is one of the mm-wave bands of interest, since it can support higher data rate communication, lower latency, and smaller equipment size [3]. The final scope behind the efforts of the research community in the Ka-band circuit technologies is to enable various applications, such as space telescope, close-range targeting radars, satellite communications, and fifth-generation enhanced mobile broadband applications (eMBB) [4,5].
The power amplifier (PA) is an essential component in the mm-wave transmitter chain, as it contributes significantly to power consumption and linearity [6]. In 5G wireless systems, the utilization of complex modulated signals that possess a high peak-to-average power ratio (PAPR) necessitates the power amplifiers to sustain high efficiency while operating over a broad range of power at back-off. This requirement arises because the PAs need to operate in such a way that they can accommodate the high variations in signal power that are inherent in signals with high PAPR. This is important in order to ensure that the system can operate with a high level of performance, even under challenging conditions [7]. However, developing highly efficient silicon-based mm-wave PAs that can offer satisfactory PAE even at power back-off (PBO) is a challenging task. The reason behind this challenge is not only the inherent trade-off between break-down voltages and maximum speed in silicon-based transistors, but also the limited quality factor from the integrated passive components [8]. Therefore, additional research on PA modeling is necessary to ensure the precise design of digital or analog pre-distorters, envelope tracking, and linear Doherty PAs [9]. Furthermore, harmonically tuned and switch-mode power amplifiers are widely investigated, since it is proven that they can achieve higher efficiencies compared to the conventional linear PAs [10].
This paper includes an extended analysis of the design flow that was followed for the implementation of a 37–40 GHz SiGe BiCMOS quasi-inverse class F power amplifier presented in [11]. The key differences and main contributions of the present paper are summarized as follows: in contrast to [11], a comprehensive theoretical description of the proposed PA class is provided in the present work, as well as post layout information for some key passive parts of the amplifier. Moreover, new experimental results have been added, enforcing the understanding of the proposed PA class and providing information about the response and characteristics of the fabricated PA. Moreover, the PA’s response to modulated-signal excitation has been examined after the creation of a simplified PA model.
The present work is organized as follows: the ideal quasi-inverse class F power amplifier and its comparison with the conventional inverse class F PA are described in Section 2. An analytical model for the main active core of the fabricated Ka-band PA along with a novel technique for the cancellation of the output parasitic capacitance of our active device are presented in Section 3. Afterwards, Section 4 provides a concise overview of each part of the proposed PA, in both a schematic and physical level. In Section 5, a straightforward model is presented for plotting the voltage and current waveforms after the parasitic output capacitance has been extracted. The extraction of this capacitance is a critical step in the process, and the model provides a simplified way to visualize the resulting waveforms. Section 6 denotes both the simulation and experimental validation that were conducted to assess the effectiveness and reliability of the proposed PA. Finally, in Section 7, the conclusions of the present work are drawn.

2. Ideal Quasi-F−1 Power Amplifier

A conventional inverse class F PA is defined as ideal if the ideal harmonic-impedance conditions are realized at the output node of the active device under test. More specifically, not only a proper transistor’s biasing is required, but also an infinite number of odd-harmonic and even-harmonic tank resonators are necessary to be included in the output network of an ideal inverse class F PA. In such a case, control of an infinite number of even and odd harmonics are realized, resulting in zero overlapping of the square current and half-sinusoidal voltage waveforms across the active device [12]. The latter impose 100% efficiency and, thus, zero power dissipation. However, it is noteworthy to highlight that only a finite number of harmonics will be present at the transistor’s load in practice. The above restriction comes from the band-limiting behavior of the passive output network as well as the chip area limitations [13]. As follows, nonideal square current and half-sinusoidal voltage waveforms are present across the active device under test and, thus, power proportional to the V-I overlap is dissipated. An interesting solution to enhance the power profile of higher harmonics is presented in [14], where cascaded p-n junctions for carrier injection engineering with poly-silicon are used. Table 1 summarizes the theoretical maximum efficiencies that can be achieved for various combinations of voltage and current harmonic components that are present at transistor’s load. The analysis and calculation of the presented efficiencies can be found in [10]. Due to the restrictions mentioned above, most of the inverse class F PAs realized in practice limit the harmonics control up to the third of a fundamental frequency, setting the upper limit of their maximum efficiency at 75% [13,15,16,17].
A quasi-inverse class F power amplifier imitates by half the behavior of a conventional inverse class F power amplifier concerning the harmonically tuned output termination. The distinctive feature of the proposed PA class is its ability to regulate only the second harmonic component of the voltage output across the active device, which streamlines the design process for the output-matching network. Unlike conventional inverse class F power amplifiers, the proposed PA class does not utilize a third harmonic resonator in the output current, avoiding the insertion of additional losses during high-frequency operation. The limited quality factor (Q) of passive components frequently causes the third harmonic resonator to cancel the expected improvement in efficiency. According to Table 1, the upper limit of the proposed quasi-inverse class F is 66.7%. However, this efficiency limit is reduced even more, as it happens in the case of the conventional inverse class F PA, due to finite knee and breakdown voltages of the active device as well as the resistive losses of the passive load network.

3. Modelling of the Active Device

To achieve an accurate modeling of a mm-wave PA, it is crucial to thoroughly examine the main amplifying core or active module of each stage, as well as the electromagnetic (EM) characterization of its passive structures. By considering the active module as a voltage-dependent current source with an input and output admittance Y i n = G i n + j B i n and Y o u t = G o u t + j B o u t , respectively (Figure 1a) [18], a “loop gain” analysis can be performed at node X not only to assess stability, but also to estimate the output admittance. This analysis involves “breaking” the circuit at the desired node while still maintaining overall performance. The result of the described process can provide insight into the output admittance ( Y o u t ). Such an analysis is beneficial in the circuit design flow, especially for multiple-stage PAs with or without feedback loops (Figure 1b) compared to the conventional large-signal S-parameter analysis (LSSP), which is not able to provide information regarding the input and output impedances of the intermediate stages, since it calculates the coefficients related only to the defined terminations.
The amplifying core model of the proposed single-stage PA is depicted in Figure 1c, and it incorporates the cascode topology as a single active device (AD). By separating the AD from the output-matching network (OMN), the output capacitance ( C o u t ) can be determined as:
C o u t = B o u t / ω
where ω is the angular frequency. The presented ideal RF choke provides a transparent dc current path.
As follows, we can determine the input and output impedances of the device under test while the input power is being varied. For that purpose, we can perform a harmonic balance simulation in which the proposed nonlinear circuit is represented as a superposition of harmonic components and the steady-state behavior of each harmonic component is analyzed separately. Once the steady-state behavior of each harmonic component has been determined, the output admittance can be calculated by dividing the harmonic voltage across the desired nodes by the corresponding harmonic current at each harmonic frequency. This allows us to accurately capture the changes in the device’s output capacitance in relation to its driving power, thereby enhancing the precision of the design process.
The results of the harmonic balance “loop gain” analysis, performed over a frequency range of 37–40 GHz, are presented in Figure 2. The figure displays the variation in the output capacitance C o u t of our active device with respect to the input power ( P i n ) sweep. It should be mentioned that the active device under test includes all the layout parasitics imposed by transistors’ via and the interconnects between the common-emitter (CE) and common-base (CB) HBT of the cascode structure. To ensure stability at the desired frequency band, ideal conjugate matching is employed at the input of the active device and a 15   Ω series resistor is inserted to the base of the CE HBT Q 1 . The results indicate that C o u t is approximately 115   fF at low input power, while, at the operating point where the power gain is 1-dB compressed ( ~ 4 5   dBm ), C o u t is found to be in the range of 120 125   fF .
The validity of the above results can be straightforwardly confirmed by verifying that the extracted output capacitance is effectively cancelled out by the required inductance [19]:
L r e q = 1 ω 2 C o u t
By conducting a swept power load pull analysis at 38 GHz, it was found that the power contours at the 1dB compression point have a center located at impedance Z L o a d = 13.9 + j 22.4   Ω . However, after replacing the rf choke component with an ideal inductance of approximately 146   pH , the load pull contours are centered around the real axis at the optimum load Z L o a d = 50 + j 0   Ω , as depicted in Figure 3 and discussed in [8]. This change in load impedance can be mathematically explained using the established equations for converting series to parallel impedance:
(3) Z L o a d = R S + j X S (4) Y L o a d = 1 R P j 1 X P w i t h   C o u t   c a n c .   Y L o a d = 1 R P (5) Q = X S R S = R P X P
Z L o a d = 1 Y L o a d + j 0 = R P = Q 2 + 1 · R S
Considering the load Pull analysis as a benchmark for validating the discovery process of C o u t , it is important to highlight that the proposed method based on the loop gain analysis of a single harmonic balance (HB) simulation has been found to produce more accurate results in comparison to the conventional large-signal s-parameter (LSSP) simulation. This novel method for investigating C o u t provides the ability to create a highly accurate model of PA classes that are harmonically tuned and highly efficient, such as Class F, F−1, and E, as referenced in [20].

4. Proposed Quasi-Inverse Class F Power Amplifier

Figure 4 depicts the proposed single-stage, second-harmonically tuned, 37–40 GHz, quasi-F−1 power amplifier. The circuit features a cascode topology as the selected active device, a simple but effective cascode current mirror serving as a bias network, and a T-type input-matching network. Additionally, the PA schematic incorporates an output harmonically tuned load to achieve an optimal 50 Ω fundamental impedance and an open-circuit second harmonic load. Both the input and output ports are terminated with a 50 Ω impedance.
The quasi-F−1 PA was designed and fabricated in Infineon’s 130 nm SiGe BiCMOS process. The process includes high-speed NPN HBTs with a unity gain frequency of f T = 250   GHz and a maximum frequency of oscillation f m a x = 370 GHz. The breakdown voltages of the provided HBTs are B V C E O = 1.8   V and B V C B O = 5.3   V . The layer stackup profile includes six copper metal layers and a 1.0 μm aluminum layer serving as the top metal. In the following subsections, each part of the circuit is analyzed in both schematic and physical layout levels.
It is worth mentioning that the design steps that followed for the present work form a robust methodology for designing and fabricating harmonically tuned PAs in various technology nodes for potential performance improvements. For instance, scaling down to a smaller technology node, such as 90 nm SiGe BiCMOS process, can offer improved response in terms of higher cutoff frequency, lower noise figure, and increased power density. This can translate into higher overall performance (output power and power gain) and efficiency for the PA. However, there are also some potential trade-offs to consider, such as increased device mismatch and increased power dissipation. On the one hand, device mismatch can be a significant issue when scaling down to a smaller technology node, as the smaller devices can exhibit greater variation in their electrical characteristics. This can lead to reduced gain, higher noise figure, and decreased linearity in the PA. On the other hand, smaller devices can lead to higher power density, which, in turn, can result in higher temperatures and increased power dissipation and reliability issues.

4.1. Supply Voltage V c c

Aiming for a maximum output power at the saturation point of 20   dBm on a 50   Ω load, which is considered as the input impedance of SISO transmitter antenna, the required voltage amplitude at the fundamental is:
P s a t = V r m s @ f u n d 2 R L o a d V f u n d = P s a t · R L o a d · 2 3.16   V
According to [13], the maximum PA efficiency is achieved when the voltage amplitude at second harmonic is V 2 n d 0.354 · V f u n d and is given by:
n m a x = 0.816 · 1 V k n e e V C C
where V k n e e is the knee voltage of the active device and V C C the supply voltage. After taking a 700 mV knee voltage margin into consideration due to cascode configuration of our active device, Equation (8) implies that, in maximizing V c c , the maximum efficiency increases too. Consequently, a 3.3 V supply voltage is selected, since, as it is imposed from the particular technology rules, it is the maximum allowable supply voltage for safe and reliable operation.
It should be noticed that the AD’s collector will experience a maximum of approximately 7.2 V of sinusoidal peaking. This peak will not cause any issues, as the base node of the selected AD will be terminated with a finite resistance through a DC bias network, providing a path for discharging the base to ground and preventing base charge accumulation. This, in turn, will avoid early collector impact ionization. The breakdown voltage of the active device will realistically be limited by B V C B O , which is exceptionally high in the case of a cascode topology composed of SiGe HBTs. Furthermore, the supply voltage is fed into our circuit via an aluminum pad, while diode circuits provide the required ESD protection.

4.2. Cascode Topology

The cascode topology has been selected as the main amplifying core for its numerous advantages. One of the key factors that motivated this choice was the higher gain and reduction in the Miller’s effect, which enhances the stability of the active device, as highlighted in references [18,21].
The size of Q 1 , 2 has been carefully selected to deliver an output power of more than 18 dBm when biased in a deep class AB point, also known as the “sweet spot” [10]. This bias point allows the HBT to produce a maximum current at the first harmonic, similar to when it is biased in a class A point, while also reducing the maximum collector current of the third harmonic [18]. The bases of Q 1 , 2 are biased at approximately 0.81 V and 1.65 V, respectively, resulting in a cascode branch that conducts approximately 12 mA of quiescent collector current. The effective emitter length of the selected double-emitter HBTs (CBEBEBC) is 6   b l   ·   2   ·   2.8   μ m , resulting in a current density of approximately 11.5   mA / μ m 2 at maximum f T = 250   GHz when the active device is driven close to 1 dB compression point O P 1 d B = 18.6   dBm . The described biasing leads to the AD conducting I D C = 52   mA at 1 dB compression point, maintaining a power gain of around 16 dB at 38 GHz.
It is worth mentioning that the intrinsic interconnects of the HBTs can be proven crucial not only to efficiency, but also to the optimal impedance matching at the input and output of our AD. Thus, the via interconnects were EM simulated and their effects were taken into consideration for an accurate modeling of the HBTs.

4.3. Bias Circuit

The proposed bias network is depicted in Figure 4 with a dot line. It is a simple yet effective current mirror that consists of the transistors Q b 1 ,   Q b 2 , TaN resistors R b i a s , R 1 4 , MIM capacitors C 1 , 2 , and a large inductor L b i a s . The size of the included HBTs and resistors determine the dc voltages used for biasing of the cascode AD. More specifically, R b i a s = 875   Ω while R 1 , 3 R 2 , 4 = l e ,   Q 1 , 2 l e ,   Q b 1 , b 2 = 15 , generating the aforementioned dc voltages 0.81 V and 1.65 V at the bases of Q 1 ,   Q 2 , respectively. Furthermore, a large octagonal inductor L b i a s realized in top metal isolates the bias circuit from the active device and the rf path, while the decoupling capacitors C 1 = 5   pF and C 2 = 1   pF provide a low impedance path to the ground at the Ka-band.
It is noteworthy to highlight that a parasitic extraction process has been conducted on all elements contributing to the direct current path, including HBTs and resistors, while components contributing to the rf path have been EM simulated.

4.4. Output-Matching Network

The implementation of the proposed OMN is based on [15] and adopts a harmonically tuned circuitry, offering a transparent current path for the first harmonic as well as an effective short circuit of the second harmonic.
The identification of the parasitic capacitance C p of the active device is vital for determining the optimal values of the components that form the output network. This capacitance can be derived and authenticated through the techniques described in Section 2 with ease. Cancelling out the parasitic capacitance C p via the inductor L p 1 , the optimum load impedance is transferred close to the real axis of the Smith Chart.
Upon the completion of the parasitic capacitance C p extraction process, the calculation of the optimal inductances and capacitances of the output-matching network becomes a matter of simple procedure. At the fundamental operating frequency f 0 , the short-circuit termination located at one end of the quarter-wavelength line (λ⁄4) transforms into an open circuit at its opposite end. As a result, the OMN transforms into a series configuration consisting of the shunt L p 1 - C p tank in conjunction with L s   =   L s 1   +   L s 2 and C s , thereby constituting a dual f 0 resonator (as depicted in Figure 5a). It is worth noting that the inductor L p 2 cancels out the parasitic capacitance C P A D = 60   fF that is inherent to the output rf pad. Moreover, the inductor L p 1 resonates out the parasitic capacitance C p , while the series resonator L s - C s provides a clear pathway for the transmission of the fundamental component of the current from the generator device ( Q 1 , Q 2 ) to the 50 Ω load.
At the second harmonic frequency, the quarter-wavelength line transforms into a short circuit, thereby disconnecting the PA from the output load. This transformation is effectively depicted in Figure 5b and results in the conversion of the load network into a parallel second harmonic resonator composed of L p 1 in conjunction with L s 1 and C p , thereby providing the active device’s transistors with an extremely high impedance ( Z 2 = ) at the second harmonic. Table 2 provides a concise summary of the values of the passive components of the OMN utilized in this study, as well as the corresponding Q-factors at the fundamental. High Q-factors of the passive components are desirable in order to minimize the resistive losses of the output path and, thus, moderate the PA’s efficiency degradation. For that purpose, T-line inductors constitute both f0 and 2f0 resonators, since their quality factors are significantly higher (typical ~30–35) compared to on-chip spiral inductors (typical ~20–25).
Figure 6 demonstrates the 3D final layout view of the proposed output-matching network. In order to reduce the resistive losses and the capacitive coupling to ground, the top metal (M6) is used for the inductors and the signal path of the λ / 4 transmission line, while the reference plane of the transmission line is realized in M4. Finally, the whole structure is EM simulated and phenomena such as capacitive coupling to ground, cross-talk, and mutual inductance have been taken into consideration.

4.5. Input-Matching Network

The designed input-matching network (IMN) shown in Figure 4 is a simple T-type network consisting of a 200 μm open stub and a 410 μm series transmission line, as well as an MIM capacitor C i n = 110   fF . The above matching network achieves a narrowband matching around 38 GHz between the source load and the main amplifier. The final 3D view of the proposed IMN is presented in Figure 7. As previously, the 50 Ω transmission lines are realized with M6 and M4 and the whole network is EM simulated.

5. Intrinsic Voltage and Current Waveforms

The intrinsic collector current and voltage waveforms in the time domain, after the compensation of parasitic capacitance C o u t , provide valuable insights into the performance of the active device when it is connected to a harmonically tuned load. The schematic model utilized to obtain the voltage and current waveforms at the output of the cascode topology is presented in Figure 8, as a direct access to the intrinsic current source node of the provided HBT model was not available. Our model consists of a multitone voltage source, which models the magnitude and phase components of the voltage (extracted from a harmonic balance analysis) at the collector node of the common base HBT Q 2 and an ideal capacitor, C o u t , that represents the behavior of the AD’s output parasitic capacitance over frequency. As C o u t changes by less than 4% at higher harmonics, a constant capacitance of C o u t = 120   fF was selected to simplify the model.
An ammeter placed between the voltage source and the parallel combination of C o u t and OMN, measures the intrinsic current of our active topology. Moreover, in order to produce an accurate representation of the two waveforms, it is necessary to add the V–-I DC components, as they have been extracted from a harmonic balance simulation of the proposed PA. It should be clarified that the active device constitutes the provided PDK transistor models along with the EM models that represent the metal interconnects for the performed harmonic balance simulation. The time-domain collector current and voltage waveforms at the 1 dB gain compression point operating at 38 GHz are displayed in Figure 9c and correspond to a PAE performance of approximately 40%. The strong presence of the second harmonic in the intrinsic collector voltage waveform (Figure 9a) results in a waveform that can be approximated as half-sinusoidal, while the weak and moderate presence of the second and third components of the current waveform results in an approximately square waveform (Figure 9b). These waveform shapes imply reduced V–I overlap and, therefore, improved efficiency.

6. Simulation and Measurement Results

Figure 10 depicts a photograph of the bare die chip. The total area of the fabricated chip is 0.605 × 0.712   mm 2 , including all pads. In order to assess the performance of the designed quasi-inverse class F power amplifier, probe station measurements were conducted. A VNA analyzer was used for measuring PA’s response during small-signal excitation, while the large-signal measurements were carried out using an rf signal generator and a power meter. It should be mentioned that the rf cable loss was thoroughly characterized over the frequency range of interest and any necessary adjustments were made to account for this loss through de-embedding.
Figure 11 displays the small-signal s-parameter measurement and simulation results of the proposed power amplifier. It should be noted that PA’s dc operating conditions during small-signal measurement and simulations were a 3.3   V supply voltage ( V c c ) as well as a 2.1   V bias voltage ( V b i a s ). The above dc conditions result in almost 35   mW power consumption under dc operation. Furthermore, the s-parameter results indicated that the measured S 21 parameter exceeded 13   dB over the frequency range of 37–40 GHz, reaching a peak value of 15.6   dB at 37   GHz , while the S 11 parameter remained less than 10   dB over the frequency range of 38–40 GHz. Further broadening of input reflection coefficient is possible using more complex matching networks at the expense of area consumption. Moreover, Figure 11 depicts a moderate discrepancy between the S 22 measurement and simulation results over the frequency range 30–37 GHz. That inaccuracy is caused by calibration error due to the defective calibration substrate used in the s-parameter measurement. However, the aforementioned difference between the S 22 measurement and simulation results becomes negligible over the frequency range of our interest (37–40 GHz). Additionally, the PA demonstrates stability throughout the entire frequency range, as depicted in Figure 12 through the k-factor measurement.
Regarding the large-signal measurement, as depicted in Figure 13, the proposed quasi-inverse class F power amplifier demonstrates remarkable performance, with a large-signal power gain of more than 14 dB at its operating frequency of 38 GHz. Additionally, the output 1 dB compression point, represented by O P 1 d B , is approximately 17.6 dBm, while the saturated output power P s a t is around 19 dBm and the maximum P A E reaches 33%. It should be noted that the linear response of the proposed Ka-band PA is essential for maintaining high signal fidelity and minimizing interference, distortion, or nonlinear effects in wireless communication systems. Further improvement of the linearity of the presented PA is possible if a linearization technique is applied. Some of the commonly used linearization techniques in mm-wave PAs include predistortion, feedback, feedforward, digital predistortion, and envelope tracking [18].
Examining Figure 14, which plots the O P 1 d B and P A E over the frequency range of 37–40 GHz, it becomes evident that the PA maintains high performance, with O P 1 d B greater than 16 dBm and P A E higher than 30% throughout the entire band of interest. Other crucial specifications determined through our measurements include the I P 1 d B , which is approximately 9 dBm, and the AM-to-PM conversion, which is less than 13° for all the swept input powers (−20~8 dBm). The AM-to-PM conversion holds its maximum of 13° when the proposed PA operates in saturation. Efficiency (%) at 3 dB and 6 dB power back-off have been extracted from the results of the performed large-signal measurements at 38 GHz and they are highlighted in Figure 15. In particular, the designed quasi-inverse class F power amplifier achieves a 3 dB back-off collector’s efficiency of around 27.8% and a 6 dB back-off efficiency of 19.3%. Finally, the dc current drawn by our active device versus the output power deliver to the load is plotted in Figure 16. It should be mentioned that the dc current consumption under no input excitation is around 10 mA ( P d c = 33   mW ), while the designed PA draws 52 mA dc current when the output power reaches 1 dB compression point. Further improvement of the quiescent power consumption P d c is possible by reducing the bias voltage V b i a s of the common-emitter HBT driving our active module close to a class B operating point. However, such a modification leads to a reduction in the achievable power gain.

6.1. Complex Waveform Simulations

Key top-level specifications that arise from the large-signal measurement results of the fabricated quasi-inverse class F power amplifier and have been presented above are incorporated in a simulation model in order to examine PA’s response to modulated-signal excitation. The amplifier’s model is created through Keysight’s Pathwave System Design tool “SystemVue” that offers an advanced prototyping and design platform for complex RF systems. It is noteworthy to highlight that the following simulations and modeling require no extra RF instrumentation, forming an approximation based on the single-tone large-signal measurement results that have been already performed.
Keeping as reference the large-signal measurement at 38 GHz, the following entries have synthesized the amplifier’s model:
  • Saturation power: P s a t = 18.8   dBm ;
  • Output 1 dB compression point: O P 1 d B = 17.6   dBm ;
  • Power gain: G = 14.7   dB ;
  • Gain compression at saturation: G C S a t = 4   dB ;
  • Center frequency: F = 38   GHz ;
  • 3 dB bandwidth: B W = 6   GHz .
Concerning PA’s excitation, a pseudo random binary sequence generator along with an arbitrary digital modulation source generate the modulated signals at a carrier frequency of 38 GHz. Keeping the input signal’s bandwidth constant at 25 MHz in each test, an attempt is made to examine PA’s response to QPSK and 16 QAM signals having different peak-to-average power ratios. It should be noted that, after a raised cosine filtering with 0.2 roll-off factor, the maximum available bandwidth is 30 MHz, while adjacent channel power ratio (ACPR) is measured at 27 MHz offset from the 38 GHz carrier frequency, as is depicted in Figure 17. The aforementioned simulation scenarios result in the bit rates of 50 Mbps and 200 Mbps for the QPSK and 16 QAM signals, respectively.
As is highlighted in Figure 18, the increase in average power efficiency entails increase in the error vector magnitude metric. Moreover, due to the fact that QPSK is the least PAPR modulation format, the PA’s average power efficiency is slightly higher for a given EVM. Referring to Figure 19, the resulting EVM at PA’s 1 dB compression point ( O P 1 d B = 17.6   dBm ) is around 6% for the QPSK signal and 8% for the 16 QAM signal, while, for output powers that correspond to the linear region of the designed PA, the EVM is lower than 4% for both modulation schemes.
Based on the information provided in Figure 20, it can be observed that the adjacent channel power ratio (ACPR) exhibits a value of 40   dBc when the power amplifier (PA) model is stimulated with QPSK or 16 QAM signals, which have weak peak-to-average power ratios. It is important to note that, as the average output power of the PA increases, the ACPR also experiences an increase, which is a commonly expected phenomenon. When our PA reaches its 1 dB compression point, the ACPR is approximately 25   dBc for both input excitations. Finally, the ACPR requirement for 3GPP NR carrier [22] is depicted in Figure 20. The ACPR limit has been set at −26 dBc for the FR2 frequency range 37–52.6 GHz. As follows, the proposed PA model complies with the ACPR requirements of the 3GPP NR standards until its output almost reaches the O P 1 d B .

6.2. Comparison Table

Table 3 includes a summary of the various parameters of the designed Ka-band quasi-inverse class F power amplifier, as they have been extracted from the performed measurements. Moreover, it provides the specifications of other state-of-the-art Ka-band power amplifiers integrated in SiGe BiCMOS technologies, making the comparison with the proposed one feasible. It is noteworthy to highlight that the fabricated PA presented in this paper exhibits a very good compromise between the maximum output power it can deliver to the load, the achievable power gain, as well as the maximum PAE. Further improvement of the PAE and the corresponding power consumption is possible if additional harmonic tanks are incorporated in the designed output-matching network for a higher order harmonic component control. The performance metrics of Table 3 demonstrate that the proposed PA based on the quasi-inverse class F technique is competitive to other high-efficiency techniques that adopt high-order multi-resonance harmonic filter loads. A Figure of Merit (FoM) has been introduced by the authors of this article for performance comparison of the various Ka-band SiGe PAs. The FoM is calculated using the following formula:
F o M = P s a t dBm + O P 1 d B dBm + 10 log P A E % + 20 log F r e q u e n c y GHz 10 log P d c mW
As is clearly depicted in Table 3, the present work achieves the highest FoM (68) among state-of-the-art integrated Ka-band SiGe PAs, verifying the effectiveness of the proposed design and highlighting its potential for future applications in high-frequency communication systems.

7. Conclusions

In this paper, a SiGe BiCMOS power amplifier is successfully implemented and demonstrated at the Ka-band. The designed PA is based on a quasi-inverse class F technique that adopts a second-harmonically tuned load providing the required impedances to the cascode amplifying core. This paper fully discusses the potential and limitations of the proposed quasi-inverse class F technique, as well as its distinctive feature from the conventional inverse class F technique. In order for the quasi-inverse class F approach to be implemented, it is crucial to thoroughly examine and calculate the parasitic components of the PA’s main active device. In this work, the cascode configuration is treated as a single active device, with its output capacitance being identified as a critical parasitic component. A detailed methodology is described for the discovery of the active device’s output parasitic capacitance enforcing the accuracy of the main core modeling and enabling the designing of the harmonically tuned load. Furthermore, a comprehensive description of the design steps that were followed for the schematic and physical design of each part that constitute the proposed PA is presented. Afterwards, a simplified model for the extraction of time-domain intrinsic voltage and current waveforms is introduced, enforcing the process for the implementation of the proposed quasi-inverse class F technique. The major top-level specifications that have been identified based on the large-signal measurement outcomes of the quasi-inverse class F PA are included in a simulation model. This model is utilized to analyze the performance of PA when it is subjected to modulated-signal excitation. According to small- and large-signal measurements and the comparison table that includes other state-of-the-art Ka-band PAs, the designed single-stage amplifier achieves one of the highest output powers while maintaining a high level of efficiency.

Author Contributions

Conceptualization, V.M. and I.P.; methodology, V.M.; validation, V.M. and I.P.; investigation, V.M.; writing—original draft preparation, V.M.; writing—review and editing, V.M. and I.P.; visualization, V.M.; supervision, I.P. All authors have read and agreed to the published version of the manuscript.

Funding

This research received no external funding.

Institutional Review Board Statement

Not applicable.

Informed Consent Statement

Not applicable.

Data Availability Statement

Not applicable.

Acknowledgments

The authors would like to thank Infineon Technologies AG for fabricating the presented device as well as for their full support during the course of this work.

Conflicts of Interest

The authors declare no conflict of interest.

References

  1. Neininger, P.; John, L.; Zink, M.; Meder, D.; Kuri, M.; Tessmann, A.; Friesicke, C.; Mikulla, M.; Quay, R.; Zwick, T. Broadband 100-W Ka-Band SSPA Based on GaN Power Amplifiers. IEEE Microw. Wirel. Compon. Lett. 2022, 32, 708–711. [Google Scholar] [CrossRef]
  2. Zavarei, M.J.; Kim, K.; Song, H.-J. A 26–40 GHz Wideband Power Amplifier With Transformer-Based High-Order Matching Networks in 28-nm CMOS FD-SOI. IEEE Microw. Wirel. Compon. Lett. 2022, 32, 1079–1082. [Google Scholar] [CrossRef]
  3. Cho, G.; Hong, S. Ka-Band CMOS Power Amplifier Based on Transmission Line Transformers With Single-Ended Doherty Network. IEEE Microw. Wirel. Compon. Lett. 2021, 31, 1223–1226. [Google Scholar] [CrossRef]
  4. Mayeda, J.C.; Lie, D.Y.C.; Lopez, J. A Highly Efficient 18-40 GHz Linear Power Amplifier in 40-nm GaN for mm-Wave 5G. IEEE Microw. Wirel. Compon. Lett. 2021, 31, 1008–1011. [Google Scholar] [CrossRef]
  5. Fan, T.-H.; Wang, Y.; Wang, H. A Broadband Transformer-Based Power Amplifier Achieving 24.5-dBm Output Power Over 24–41 GHz in 65-nm CMOS Process. IEEE Microw. Wirel. Compon. Lett. 2021, 31, 308–311. [Google Scholar] [CrossRef]
  6. Tsay, J.; Mayeda, J.C.; Lopez, J.; Lie, D.Y.C. A Highly Efficient Broadband mm-Wave 24–32.5 GHz SiGe PA for Potential 5G Applications. In Proceedings of the 2019 62nd IEEE Midwest Symposium on Circuits and Systems (MWSCAS), Dallas, TX, USA, 4–7 August 2019; pp. 714–717. [Google Scholar]
  7. Yu, C.; Feng, J.; Zhao, D. A 28-GHz Doherty Power Amplifier With a Compact Transformer-Based Quadrature Hybrid in 65-nm CMOS. IEEE Trans. Circuits Syst. II Express Briefs 2021, 68, 2790–2794. [Google Scholar] [CrossRef]
  8. Xu, X.; Schumann, S.; Ferschischi, A.; Finger, W.; Carta, C.; Ellinger, F. A 28 GHz and 38 GHz High-Gain Dual-Band LNA for 5G Wireless Systems in 22nm FD-SOI CMOS. In Proceedings of the 15th European Microwave Integrated Circuits Conference (EuMIC), Utrecht, The Netherlands, 10–15 January 2021; pp. 77–80. [Google Scholar]
  9. Hu, S.; Wang, F.; Wang, H. A 28-/37-/39-GHz Linear Doherty Power Amplifier in Silicon for 5G Applications. IEEE J. Solid State Circuits 2019, 54, 1586–1599. [Google Scholar] [CrossRef]
  10. Grebennicov, A.; Sokal, N.O.; Franco, M.J. Switchmode RF and Microwave Power Amplifiers, 2nd ed.; Elsevier: Oxford, UK, 2012. [Google Scholar]
  11. Manouras, V.; Papananos, I. A Ka-Band Quasi-F-1 Power Amplifier in a 130 nm SiGe BiCMOS Technology. In Proceedings of the 2022 Panhellenic Conference on Electronics & Telecommunications (PACET), Tripolis, Greece, 2–3 December 2022; pp. 1–5. [Google Scholar]
  12. Grebennicov, A. RF and Microwave Power Amplifier Design, 2nd ed.; McGraw-Hill: New York, NY, USA, 2015. [Google Scholar]
  13. Mortazavi, S.Y.; Koh, K.-J. Integrated Inverse Class-F Silicon Power Amplifiers for High Power Efficiency at Microwave and mm—Wave. IEEE J. Solid-State Circuits 2016, 51, 2420–2434. [Google Scholar] [CrossRef]
  14. Wu, K.; Chen, Y.; Cheng, J.; Xu, K. Use of carrier injection engineering to increase the light intensity of a polycrystalline silicon avalanche mode light-emitting device. J. Appl. Phys. 2020, 128, 173104. [Google Scholar] [CrossRef]
  15. Mortazavi, S.Y.; Koh, K.-J. A 43% PAE inverse Class-F power amplifier at 39–42 GHz with a λ/4-transformer based harmonic filter in 0.13-µm SiGe BiCMOS. In Proceedings of the 2016 IEEE MTT-S International Microwave Symposium (IMS), San Francisco, CA, USA, 22–27 May 2016; pp. 1–4. [Google Scholar]
  16. Wang, Z.-H.; Chen, C.-N.; Wang, H. A 30–40 GHz Continuous Class F−1 Power Amplifier with 35.8% Peak PAE in 65 nm CMOS Technology. In Proceedings of the 2020 IEEE International Symposium on Radio-Frequency Integration Technology (RFIT), Hiroshima, Japan, 2–4 September 2020; pp. 178–180. [Google Scholar]
  17. Ali, S.M.A.; Hasan, S.M.R. A 38-GHz Millimeter-Wave Double-Stacked HBT Class-F−1 High-Gain Power Amplifier in 130-nm SiGe-BiCMOS. IEEE Trans. Microw. Theory Tech. 2020, 68, 3039–3044. [Google Scholar] [CrossRef]
  18. Cripps, S.C. RF Power Amplifiers for Wireless Communications, 2nd ed.; Artech House: Norwood, MA, USA, 2006. [Google Scholar]
  19. Xu, K. Silicon electro-optic micro-modulator fabricated in standard CMOS technology as components for all silicon monolithic integrated optoelectronic systems. J. Micromech. Microeng. 2021, 31, 054001. [Google Scholar] [CrossRef]
  20. Ali, S.N.; Agarwal, P.; Gopal, S.; Mirabbasi, S.; Heo, D. A 25–35 GHz Neutralized Continuous Class-F CMOS Power Amplifier for 5G Mobile Communications Achieving 26% Modulation PAE at 1.5 Gb/s and 46.4% Peak PAE. IEEE Trans. Circuits Syst. I Regul. Pap. 2019, 66, 834–847. [Google Scholar] [CrossRef]
  21. Wan, C.; Zhang, H.; Li, L.; Wang, K. A 30-to-41 GHz SiGe Power Amplifier With Optimized Cascode Transistors Achieving 22.8 dBm Output Power and 27% PAE. IEEE Trans. Circuits Syst. II Express Briefs 2021, 68, 1158–1162. [Google Scholar] [CrossRef]
  22. 3GPP. Base Station (BS) Radio Transmission and Reception. Technical Specification (TS) 38.104, 3rd Generation Partnership Project (3GPP), 2021. Version 17.2.0. Available online: https://www.3gpp.org/ftp/Specs/archive/38_series/38.104/38104-h20.zip (accessed on 13 July 2021).
  23. Li, T.-W.; Huang, M.-Y.; Wang, H. Millimeter-Wave Continuous-Mode Power Amplifier for 5G MIMO Applications. IEEE Trans. Microw. Theory Tech. 2019, 67, 3088–3098. [Google Scholar] [CrossRef]
  24. Mortazavi, S.Y.; Koh, K.-J. A class F-1/F 24-to-31 GHz power amplifier with 40.7% peak PAE, 15 dBm OP1d B, and 50 mW Psat in 0.13μm SiGe BiCMOS. In Proceedings of the 2014 IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, USA, 9–13 February 2014; pp. 254–255. [Google Scholar]
  25. Ma, K.; Kumar, T.B.; Yeo, K.S. A Reconfigurable K-/Ka-Band Power Amplifier With High PAE in 0.18-μm SiGe BiCMOS for Multi-Band Applications. IEEE Trans. Microw. Theory Tech. 2015, 63, 4395–4405. [Google Scholar] [CrossRef]
Figure 1. (a) Simplified model for a PA’s active device and X node notation. (b) X nodes of a multiple-stage PA. (c) Simplified model for the cascode active device of the proposed PA.
Figure 1. (a) Simplified model for a PA’s active device and X node notation. (b) X nodes of a multiple-stage PA. (c) Simplified model for the cascode active device of the proposed PA.
Jlpea 13 00023 g001
Figure 2. Output capacitance C o u t vs. the available input power P i n .
Figure 2. Output capacitance C o u t vs. the available input power P i n .
Jlpea 13 00023 g002
Figure 3. Power contours with and without C o u t cancellation. The power step is 0.5 dBm.
Figure 3. Power contours with and without C o u t cancellation. The power step is 0.5 dBm.
Jlpea 13 00023 g003
Figure 4. Schematic of the proposed single-stage quasi-F−1 power amplifier.
Figure 4. Schematic of the proposed single-stage quasi-F−1 power amplifier.
Jlpea 13 00023 g004
Figure 5. Schematic of the load network at (a) the fundamental f 0 and (b) the second harmonic.
Figure 5. Schematic of the load network at (a) the fundamental f 0 and (b) the second harmonic.
Jlpea 13 00023 g005
Figure 6. The 3D layout view of the proposed output-matching network.
Figure 6. The 3D layout view of the proposed output-matching network.
Jlpea 13 00023 g006
Figure 7. The 3D layout view of the proposed input matching network.
Figure 7. The 3D layout view of the proposed input matching network.
Jlpea 13 00023 g007
Figure 8. Simplified model for the extraction of the time-domain collector voltage and current waveforms.
Figure 8. Simplified model for the extraction of the time-domain collector voltage and current waveforms.
Jlpea 13 00023 g008
Figure 9. Simulated frequency-domain collector: (a) voltage and (b) current. (c) Time domain voltage and current waveforms.
Figure 9. Simulated frequency-domain collector: (a) voltage and (b) current. (c) Time domain voltage and current waveforms.
Jlpea 13 00023 g009aJlpea 13 00023 g009b
Figure 10. Bare die chip photograph.
Figure 10. Bare die chip photograph.
Jlpea 13 00023 g010
Figure 11. Small-signal s-parameters measurement and simulation results.
Figure 11. Small-signal s-parameters measurement and simulation results.
Jlpea 13 00023 g011
Figure 12. Stability k-factor measurement.
Figure 12. Stability k-factor measurement.
Jlpea 13 00023 g012
Figure 13. Large-signal measurement and simulation results at 38 GHz.
Figure 13. Large-signal measurement and simulation results at 38 GHz.
Jlpea 13 00023 g013
Figure 14. Measurement and simulation results of O P 1 d B and P A E over frequency.
Figure 14. Measurement and simulation results of O P 1 d B and P A E over frequency.
Jlpea 13 00023 g014
Figure 15. Measurement of PA’s efficiency (%) vs. the output power. The 3 dB and 6 dB back-off efficiencies are denoted.
Figure 15. Measurement of PA’s efficiency (%) vs. the output power. The 3 dB and 6 dB back-off efficiencies are denoted.
Jlpea 13 00023 g015
Figure 16. Measurement of the DC current (%) vs. output power.
Figure 16. Measurement of the DC current (%) vs. output power.
Jlpea 13 00023 g016
Figure 17. Signal bandwidth representation at the output of the PA model.
Figure 17. Signal bandwidth representation at the output of the PA model.
Jlpea 13 00023 g017
Figure 18. Efficiency (%) vs. EVM (%) for QPSK and 16 QAM signals with different peak-to-average power ratios.
Figure 18. Efficiency (%) vs. EVM (%) for QPSK and 16 QAM signals with different peak-to-average power ratios.
Jlpea 13 00023 g018
Figure 19. EVM (%) vs. average output power for QPSK and 16 QAM signals with different peak-to-average power ratios.
Figure 19. EVM (%) vs. average output power for QPSK and 16 QAM signals with different peak-to-average power ratios.
Jlpea 13 00023 g019
Figure 20. Adjacent channel power ratio vs. average output power for QPSK and 16 QAM signals with different peak-to-average power ratios.
Figure 20. Adjacent channel power ratio vs. average output power for QPSK and 16 QAM signals with different peak-to-average power ratios.
Jlpea 13 00023 g020
Table 1. Resultant efficiencies for various combinations of voltage and current harmonic components [10].
Table 1. Resultant efficiencies for various combinations of voltage and current harmonic components [10].
Current Harmonic Components
Voltage Harmonic
Components
1 1 ,   3 1 ,   3 ,   5 1 ,   3 ,   5 ,   ,  
1 0.5000.5630.5860.637
1 ,   2 0.6670.7500.7810.849
1 ,   2 ,   4 0.7110.8000.8330.905
1 ,   2 ,   4 ,   0.7850.8840.9201
Table 2. Passive values and Q-factors of the components of the output-matching network (OMN).
Table 2. Passive values and Q-factors of the components of the output-matching network (OMN).
C p L P 1 L S 1 L S 2 C S L P 2
Value @ f0 120   fF 146   pH 49   pH 97   pH 120   fF 290   pH
Q-factor @ f0-32.23634.817.526
Table 3. Comparison table of published Ka-band PAs.
Table 3. Comparison table of published Ka-band PAs.
ReferencesThis Work[9][13][15][17][21][23][24][25]
Technology130 nm SiGe130 nm SiGe130 nm SiGe130 nm SiGe130 nm SiGe130 nm SiGe130 nm SiGe130 nm SiGe180 nm SiGe
fT/fmax250/370-180/220180/220200/265--180/220-
Class/ArchitectureQuasi-F−1DohertyF−1F−1F−14-way comb.F−1F−1Digitally VGA
Stages122222 × 4212
Frequency (GHz)37–40373839–42383528.53125.8–35
Psat (dBm)18.8 *17.116.518 **21.222.81717.111.1 ***
Gain (dB)14.7 *17.116.518 **22.125.32010.316 ***
OP1dB (dBm)17.6 *15.51516 **17.522.615.2159.6 ***
PAE (%)33 *22.638.543 **30.12743.540.755.9 ***
Pdc (mW)3324.925.231.57519830.419.822.5
Size (mm2)0.43 (+ 0.2)1.760.510.57+ 0.76+ 0.48+ 0.290.27
(+ 0.14)
0.72
(+ 0.23)
FoM6863.564.967.466.367.662.96554
* at 38 GHz. ** at 40.5 GHz, *** at 29.5 GHz, + size excluding pads.
Disclaimer/Publisher’s Note: The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.

Share and Cite

MDPI and ACS Style

Manouras, V.; Papananos, I. A Ka-Band SiGe BiCMOS Quasi-F−1 Power Amplifier Using a Parasitic Capacitance Cancellation Technique . J. Low Power Electron. Appl. 2023, 13, 23. https://doi.org/10.3390/jlpea13020023

AMA Style

Manouras V, Papananos I. A Ka-Band SiGe BiCMOS Quasi-F−1 Power Amplifier Using a Parasitic Capacitance Cancellation Technique . Journal of Low Power Electronics and Applications. 2023; 13(2):23. https://doi.org/10.3390/jlpea13020023

Chicago/Turabian Style

Manouras, Vasileios, and Ioannis Papananos. 2023. "A Ka-Band SiGe BiCMOS Quasi-F−1 Power Amplifier Using a Parasitic Capacitance Cancellation Technique " Journal of Low Power Electronics and Applications 13, no. 2: 23. https://doi.org/10.3390/jlpea13020023

Note that from the first issue of 2016, this journal uses article numbers instead of page numbers. See further details here.

Article Metrics

Back to TopTop