



Junhwan Choi <sup>1,\*</sup> and Hocheon Yoo <sup>2,\*</sup>

- <sup>1</sup> Department of Chemical Engineering, Dankook University, 152 Jukjeon-ro, Yongin 16890, Republic of Korea
- <sup>2</sup> Department of Electronic Engineering, Gachon University, 1342 Seongnam-daero,
  - Seongnam 13120, Republic of Korea
  - \* Correspondence: jhchoi2301@dankook.ac.kr (J.C.); hyoo@gachon.ac.kr (H.Y.)

**Abstract:** Two-dimensional (2D) materials are considered attractive semiconducting layers for emerging field-effect transistors owing to their unique electronic and optoelectronic properties. Polymers have been utilized in combination with 2D semiconductors as gate dielectric layers in field-effect transistors (FETs). Despite their distinctive advantages, the applicability of polymer gate dielectric materials for 2D semiconductor FETs has rarely been discussed in a comprehensive manner. Therefore, this paper reviews recent progress relating to 2D semiconductor FETs based on a wide range of polymeric gate dielectric materials, including (1) solution-based polymer dielectrics, (2) vacuumdeposited polymer dielectrics, (3) ferroelectric polymers, and (4) ion gels. Exploiting appropriate materials and corresponding processes, polymer gate dielectrics have enhanced the performance of 2D semiconductor FETs and enabled the development of versatile device structures in energy-efficient ways. Furthermore, FET-based functional electronic devices, such as flash memory devices, photodetectors, ferroelectric memory devices, and flexible electronics, are highlighted in this review. This paper also outlines challenges and opportunities in order to help develop high-performance FETs based on 2D semiconductors and polymer gate dielectrics and realize their practical applications.

**Keywords:** polymer dielectric; polymer thin film; atomically thin material; 2D semiconductor; gate dielectric; field-effect transistor

### 1. Introduction

Two-dimensional (2D) semiconducting materials are atomically layered structures, a few nanometers or less in thickness [1,2]. Their atomically thin nature allows electrons to be transported in the 2D in-plane direction. Graphene was one of the first studied 2D materials. Although it is unsuitable for transistor applications because it has no bandgap [3–5], its properties, such as excellent electron and hole mobility and carrier density modulation through gating, give it unique band structures—i.e., Dirac cones—which are particularly interesting for optical applications [6,7]. As post-graphene 2D semiconductor materials, transition metal dichalcogenides (TMDs) are considered promising alternatives [8–12]. TMDs are based on an MX<sub>2</sub> sandwiched structure, where M is a transition metal atom, such as Mo, W, or Pt, and X is a chalcogen atom, such as S, Se, or Te. These TMDs are atomically thin structures. For example, molybdenum disulfide (MoS<sub>2</sub>) [13–15], the most frequently investigated TMD material, has a thickness of only 6.5 Å as a monolayer. In addition to this atomically thin structural benefit, TMDs can potentially offer high carrier mobility [16,17], sharp subthreshold switching swings [18,19], and mechanical stress endurance [20–22], so they have rapidly emerged as the core of next-generation electronic devices.

Improving transistor characteristics requires consideration of semiconductors and the dielectric part because the capacitance of the gate dielectric determines the operating voltage [23,24]. Moreover, the dielectric surface characteristics determine the threshold voltage  $(V_T)$  [25,26] and charge trapping behaviors [27,28] because the interface between the



Citation: Choi, J.; Yoo, H. Combination of Polymer Gate Dielectric and Two-Dimensional Semiconductor for Emerging Field-Effect Transistors. *Polymers* 2023, *15*, 1395. https://doi.org/ 10.3390/polym15061395

Academic Editor: Ming-Chung Wu

Received: 1 February 2023 Revised: 4 March 2023 Accepted: 8 March 2023 Published: 10 March 2023



**Copyright:** © 2023 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/).



gate dielectric and the semiconductor layer is the charge transport path. Compared to inorganic dielectric materials, which are typically employed for 2D semiconductor FETs [29,30], polymer dielectrics have distinct advantages when they are combined with 2D semiconducting materials. With functional molecular structures and inherent flexibility [31–34], polymer-based gate dielectrics offer high compatibility with thin-film semiconductors and polymer substrates. Furthermore, compared to inorganic dielectrics, which require a higher thermal budget, polymers can be processed using more energy-efficient methods, such as solution processing [27,35,36] or low-temperature vapor-phase synthesis techniques [37,38]. These relatively simple processing methods not only make polymer dielectric films costeffective but also enable the formation of ultrathin polymer films on top of 2D materials, which is difficult to achieve with inorganic dielectrics [39,40]. In fact, since the chemisorption is restricted to the top of the dangling bond-free surface of 2D materials in atomic layer deposition (ALD), inorganic dielectric layers typically require ultrathin seed layers, which makes the fabrication process complicated [29,41]. More importantly, compared to most inorganic dielectrics based on oxides, the molecular functionality of a polymer can induce interface dipoles and charge-transfer doping, which provides control over electrical properties [42-44].

With these clear advantages, polymer dielectric materials have been extensively investigated in order to develop 2D semiconductor FETs, as we revisit in this study. In an FET operation, the drain current ( $I_D$ ) at a given gate voltage ( $V_G$ ) is proportional to the capacitance of the dielectric layer, which is proportional to the dielectric constant (k) and inversely proportional to the thickness [45]. Thus, improving the dielectric constant, as well as reducing the thickness of the polymer dielectric film, is important to enhance output current at low operating voltages. On the other hand, the off current ( $I_{off}$ ) should be kept low to minimize standby power consumption and to maximize the current on/off ratio ( $I_{on}/I_{off}$ ) [46]. Since the dielectric strength can be affected by extrinsic factors, such as the processing method, an appropriate processing method should be employed to ensure the dielectric strength of the polymer dielectric materials [45,47].

The semiconductor/dielectric interface—where the channel layer is formed—plays a crucial role in determining the charge transport characteristics of FETs. Since the device performance of 2D semiconductor FETs is sensitive to the interface, it is important to provide a defect- and impurity-free dielectric interface for 2D materials in order to enhance the device performance and operational stability of 2D semiconductor FETs [46,48,49].

In addition to the electrical characteristics, the thermal and chemical stability of polymer films needs to be ensured for the reliable operation and lithography-based down-scaling of 2D semiconductor FETs. Thus, polymer materials should be adequately designed and a proper processing method should be employed that allows them to be resistant to heat and solvent [50–52]. Furthermore, 2D semiconductor materials can exhibit excellent mechanical flexibility, which can be attributed to their atomically thin nature [53]. This potential applicability for flexible electronics makes polymer dielectric films more attractive due to their intrinsic mechanical softness. Therefore, the mechanical flexibility of each material constituting the device should be maximized through the material design and thickness optimization to allow applications relating to flexible 2D semiconductor FET devices [45,54].

This paper reviews recent studies that have showed improved transistor performance or new functionalities based on combinations of the aforementioned 2D semiconductors and polymer dielectrics. Polymer dielectric materials can be categorized according to their processing methods. Typically, polymers are processed in the form of films through simple and cost-effective solution-based methods, including spin-coating and spin-casting. Polymer films can also be formed by using vacuum processes, which allow for the development of high-purity dielectric films without a solvent. In addition to conventional polymer dielectrics, polymer-based materials with unique electrical properties, including ferroelectric polymers and ion gels, have also been widely investigated for 2D semiconductor devices. In Section 2, solution-processed polymer dielectric materials and 2D semiconductor FETs are introduced, with an emphasis on each representative material property and how the polymer insulating film contributes to the 2D semiconductor properties. Section 3 summarizes work on vacuum-deposited polymer dielectrics and their combination with 2D semiconductors. In Sections 4 and 5, functional polymer dielectrics, including ferroelectric polymers and ion gels, are introduced, and their applications in relation to 2D semiconductor-based FETs are highlighted. Section 6 suggests conclusions regarding the approaches to polymer–2D semiconductor combinations and provides a summary of research efforts.

### 2. Solution-Processed Polymer Dielectric Materials for 2D Semiconductor FETs

As with various semiconductor material-based electronic devices, the interface between the semiconductor and the dielectric layer plays a vital role in determining the device performance of 2D semiconductor FETs [48,49,55,56]. Generally, abundant hydroxyl (–OH) groups and trap sites on the surfaces of inorganic dielectric materials, including conventional SiO<sub>2</sub>, can limit the performance of a device [57,58]. Therefore, hydrophobic polymer dielectric materials have been used to provide a favorable interface for 2D semiconductors [59–62]. Bao et al. [59] analyzed the effect of adding spin-coated poly(methyl methacrylate) (PMMA) between a 2D molybdenum disulfide (MoS<sub>2</sub>) semiconductor and SiO<sub>2</sub> dielectric layer using a four-probe measurement, which can exclude the extrinsic factor represented by contact resistance (Figure 1a). In addition, the thicknessdependent carrier mobility ( $\mu$ ) was investigated, as shown in Figure 1b. The device, which employed 6.5 nm thick MoS<sub>2</sub> on PMMA, exhibited ambipolar transport behavior, but the hole  $\mu$  was far lower than the electron  $\mu$  (1 and 68 cm<sup>2</sup>/Vs for the hole and electron, respectively). On the other hand, 47 nm thick MoS<sub>2</sub> showed improved ambipolar behavior, with hole and electron  $\mu$  values of 480 and 270 cm<sup>2</sup>/Vs, respectively. Moreover, regardless of the thickness, 2D MoS<sub>2</sub> layers on PMMA commonly exhibited enhanced  $\mu$  compared to those on  $SiO_2$  (Figure 1c). In addition, ambipolar transport behavior could only be observed with PMMA, which verified that the charge transport characteristics of 2D semiconductors could be improved with polymeric layers.

The interfacial optimization of 2D semiconductors with an interfacial PMMA layer has been demonstrated using FET devices. Feng et al. [60] fabricated FET devices based on 2D indium selenide (InSe) that exhibit high mobility because of the light effective mass of electrons. A PMMA/Al<sub>2</sub>O<sub>3</sub> bilayer dielectric was employed where high-*k* Al<sub>2</sub>O<sub>3</sub> enabled low-voltage operation (<8 V), and the surface of the inorganic dielectric was modified by introducing a PMMA layer (Figure 1d). Compared to the FET devices with a single-layer Al<sub>2</sub>O<sub>3</sub> dielectric, those with a bilayer dielectric showed far higher  $\mu$  of up to 1055 cm<sup>2</sup>/Vs, which was attributed to the suppression of charge carrier scattering caused by Coulomb impurities from hydroxyl groups at the surface of the oxide dielectric, as shown in the  $I_D - V_G$  relationship (Figure 1e).

In addition to PMMA, various polymer materials can be used to improve 2D semiconductor FET devices. For example, Jeong et al. [61] introduced a polystyrene (PS) brush interfacial layer on top of SiO<sub>2</sub> using spin-coating, as shown in Figure 1f. FETs with two different 2D TMD semiconductors (MoS<sub>2</sub> and MoSe<sub>2</sub>) were fabricated, and both exhibited improved  $\mu$  values with the PS brush, with considerably reduced hysteresis in the transfer curves (Figure 1g). In addition, low-voltage operation of these FETs was achieved by replacing the SiO<sub>2</sub> with Al<sub>2</sub>O<sub>3</sub>. By further improving FET performance using an Al<sub>2</sub>O<sub>3</sub> encapsulation layer ( $\mu = ~11.2 \text{ cm}^2/\text{Vs}$ ), a piezoelectric touch sensor with an organic lightemitting diode (OLED) indicator was produced, and the 2D MoSe<sub>2</sub> FET-integrated touch sensor showed more distinguishable on/off states because of the lower  $V_T$ , despite the relatively lower  $\mu$ .

Divinyltetramethyldisiloxane-bis(benzocyclobutene) (BCB) is another example of an interfacial polymeric layer that has been frequently used to enhance organic FET (OFET) performance [63,64]. Yoon et al. [62] fabricated 2D MoS<sub>2</sub> and MoTe<sub>2</sub> FETs with a spin-casted BCB interfacial layer, and the hysteresis was reduced significantly thanks to the absence

of a hydroxyl group in the BCB layer. Using high-k Al<sub>2</sub>O<sub>3</sub>, 1 V operation of the 2D MoTe<sub>2</sub> FET was demonstrated with high  $\mu$  (~10 cm<sup>2</sup>/Vs) and minimized hysteresis, as shown in Figure 1h.



**Figure 1.** (a) Schematic illustration of four-probe measurement of 2D MoS<sub>2</sub>-based devices. (b) Conductivity of 2D MoS<sub>2</sub> on PMMA with respect to  $V_G$ . (c) Mobility values in relation to the thickness of the 2D MoS<sub>2</sub> on PMMA compared to those for SiO<sub>2</sub> [59]. Copyright © 2013, AIP Publishing. (d) Schematic diagram of 2D InSe FET using a PMMA/Al<sub>2</sub>O<sub>3</sub> bilayer dielectric and (e) the  $I_D-V_G$  characteristics compared to those without PMMA [60]. Copyright © 2013, John Wiley and Sons. (f) Schematic drawing of 2D TMD (MoS<sub>2</sub> and MoSe<sub>2</sub>) FETs with SiO<sub>2</sub> dielectric (left) showing PS brush interfacial layer (right) and (g) their transfer characteristics [61]. Copyright © 2018, John Wiley and Sons. (h) Transfer curves for 2D MoTe<sub>2</sub> FET based on BCB/Al<sub>2</sub>O<sub>3</sub> bilayer dielectric with different drain voltages ( $V_D$ ) (inset: cross-sectional device structure) [62]. Copyright © 2018, Royal Society of Chemistry.

Employing 2D semiconductor FETs for practical applications requires improvements in both  $\mu$  and  $V_{\rm T}$  [65,66]. For example, 2D MoS<sub>2</sub> FETs have generally shown  $V_{\rm T}$  in the negative  $V_{\rm G}$  range (depletion mode), which may increase power consumption [67]. In this context, CYTOP has been investigated as a gate dielectric layer for 2D TMD FETs [39,68,69] due to its electron-withdrawing property resulting from the fluorocarbon chains, as well as its excellent insulating performance [70,71]. Yoo et al. [68] utilized CYTOP as a gate dielectric in 2D MoS<sub>2</sub> FETs and compared them with a poly(4-vinylphenol) (PVP) dielectric (Figure 2a,b). Both polymer dielectric layers could be spin-coated on top of a gate electrode without an additional dielectric layer thanks to the outstanding dielectric properties [71–73]. As shown in the statistical analysis in Figure 2c,  $V_{\rm T}$ -adjusting effects were observed for the CYTOP gate dielectric. The 2D MoS<sub>2</sub> FETs with PVP showed a negative  $V_{\rm T}$  of -14 V (depletion mode). In contrast, those with CYTOP exhibited  $V_{\rm T}$  = 4.6 V, enabling the device to be turned off at 0 V (enhancement mode), which was attributed to the strong electron-withdrawing capacity of the fluoroalkyl chain in CYTOP. Moreover, the other device parameters, including  $\mu$  (~40 cm<sup>2</sup>/Vs) and the subthreshold swing (SS) (~2.5 V/dec.), were kept at similar levels (Figure 2c).

Lee et al. [39] also reported  $V_{\rm T}$  controllability using CYTOP. They introduced a thin (~30 nm) CYTOP interfacial layer using spin-coating to reduce the  $V_{\rm T}$  of 2D MoS<sub>2</sub> FETs. In addition, Al<sub>2</sub>O<sub>3</sub> deposited using ALD was employed to ensure low-voltage operation (<10 V). In this work, 2D  $MoS_2$  semiconductors with two different thicknesses (3 layers (3L) and 10 layers (10L)) were used to fabricate FET devices, and they both exhibited a reduced  $V_{\rm T}$  with CYTOP (from -12.9 V to -3.2 V for the 3L MoS<sub>2</sub> FETs and from -25.5 V to -5.7 V for the 10L MoS<sub>2</sub> FETs). The  $\mu$  values of the 3L MoS<sub>2</sub> FETs were practically unchanged ( $6.2 \text{ cm}^2/\text{Vs}$  without CYTOP and  $6.0 \text{ cm}^2/\text{Vs}$  with CYTOP) and the 10L MoS<sub>2</sub> FETs showed slightly improved  $\mu$  with CYTOP (12.7 cm<sup>2</sup>/Vs without CYTOP and 14.9  $\text{cm}^2/\text{Vs}$  with CYTOP). Both devices also exhibited improved SS with the addition of CYTOP. The 3L MoS<sub>2</sub> FET with CYTOP exhibited more significantly reduced  $V_{\rm T}$ , so this FET was integrated with a p-type heptazole organic FET (OFET) to produce a complementary metal-oxide-semiconductor (CMOS) inverter with a vertical structure, with both FETs exhibiting balanced electrical characteristics (Figure 2d). The resulting hybrid CMOS inverter showed full-swing operation, with a maximum voltage gain of ~12 at a supply voltage ( $V_{DD}$ ) of 5 V (Figure 2e). In addition, pixel operation of the CMOS inverter was demonstrated by exploiting the photo-responsive property of the 2D MoS<sub>2</sub>, and the voltage transfer curve (VTC) was shifted toward the negative voltage direction with red and green light illumination.

In addition to the electron-withdrawing property, the fluoroalkyl chain in CYTOP has been found to result in substantial hydrophobicity and minimal charge trapping, enhancing the stability of FETs [74–76]. Hong et al. [69] introduced a CYTOP interfacial layer to 2D MoSe<sub>2</sub> FETs. Compared to those without the CYTOP layer, the 2D MoSe<sub>2</sub> FETs with the CYTOP interfacial layer showed a  $V_T$  shift toward the positive voltage direction, leading to balanced ambipolar behavior. While the 2D MoSe<sub>2</sub> FETs without CYTOP exhibited hole and electron  $\mu$  values of 0.3 and 25.5 cm<sup>2</sup>/Vs, respectively, those with CYTOP showed hole and electron  $\mu$  values of 18.4 and 16.4 cm<sup>2</sup>/Vs, respectively. Moreover, the stability of the 2D MoSe<sub>2</sub> FETs was enhanced in negative/positive bias stability (NBS/PBS) and negative/positive bias illumination stability (NBIS/PBIS) measurements after introducing the CYTOP interfacial layer due to the minimized charge trapping, as shown in Figure 2f. In addition, when using two MoSe<sub>2</sub> FETs with well-balanced ambipolar transport characteristics, an inverter was demonstrated with which full-swing operation with a maximum gain of ~9.7 and high stability for up to 5000 cycles was achieved.

In addition to their role as gate dielectric layers, the polymer materials containing electron-withdrawing and electron-donating functionalities, such as CYTOP and polyethyleneimine (PEI), have also been used as an additional layer to systematically optimize the electrical characteristics of 2D FETs [77–82]. Furthermore, hydrophobic polymers have been used as barrier layers to improve the environmental stability of ambient-instable 2D materials, such as black phosphorus (BP) and nanostructured 2D materials [83–88].

One of the important advantages of polymer dielectric materials is their mechanical flexibility, which enables flexible FET devices to be combined with an atomically 2D semiconductor. On the other hand, the mechanically exfoliated 2D semiconductors require a photolithographic micropatterning process [89,90], and chemical vapor deposition (CVD)-based large-area synthesis methods demand high-temperature and designated surfaces [91,92], which may be incompatible with flexible substrates. Therefore, an appropriate fabrication procedure should be developed that includes transferring 2D materials into flexible substrates to implement flexible FETs. Yoon et al. [93] demonstrated flexible 2D MoS<sub>2</sub> FETs on a polyethylene terephthalate (PET) substrate. Moreover, graphene was used for the source/drain (S/D) electrodes to achieve optical transparency and low contact resistance. As shown in Figure 3a, mechanically exfoliated MoS<sub>2</sub> was placed on a SiO<sub>2</sub>/Si substrate, which was followed by the transfer of patterned graphene S/D electrodes. After coating a PMMA supporting layer and subsequent chemical etching of SiO<sub>2</sub>, 2D MoS<sub>2</sub> and graphene S/D electrodes could be transferred into the flexible substrate containing a gate electrode and dielectric layer. Indium tin oxide (ITO) was used as a gate to implement transparent FETs and crosslinked PVP (c-PVP) formed using spin-coating was employed due to its excellent dielectric properties [72,73]. The resulting FETs exhibited optical transmittance of 74%, which is highly transparent considering the optical transmittance of bare PET substrate (~86%) (Figure 2c). Moreover, the flexible FET devices maintained their electrical characteristics ( $\mu$ ~4.7 cm<sup>2</sup>/Vs and  $I_{on}/I_{off}$  higher than 10<sup>4</sup>) under a bending radius of up to 2.2 mm and repeated bending for up to 10,000 cycles with a fixed bending radius (2.7 mm) (Figure 3c,d).



**Figure 2.** (a) Device structure for 2D MoS<sub>2</sub> FETs based on polymer dielectric materials and (b) the chemical structures of PVP and CYTOP. (c) The  $V_T$ ,  $\mu$ , and *SS* distributions for 14 2D MoS<sub>2</sub> FET devices [68]. Copyright © 2016, AIP Publishing. (d) The output curves of the p-type heptazole OFET and n-type 2D MoS<sub>2</sub> FET, which both utilized a CYTOP/Al<sub>2</sub>O<sub>3</sub> bilayer dielectric, and (e) the VTC curves of the resulting hybrid CMOS inverter according to the  $V_{DD}$  (inset: voltage gain profile) [39]. Copyright © 2015, John Wiley and Sons. (f) Changes in the transfer curves in the NBS (top left), NBIS (top right), PBS (bottom left), and PBIS (bottom right) measurements for 2D MoS<sub>2</sub> FETs with a CYTOP interfacial layer compared to those without CYTOP [69]. Copyright © 2021, Elsevier.

Song et al. [21] reported the development of flexible 2D MoS<sub>2</sub> FETs on spin-coated polyimide (PI) substrate. As a gate electrode, a silver nanowire (AgNW) network was deposited and laser-welded, after which the PI was spin-coated. The AgNW network-embedded PI layer was detached and attached mechanically to the carrier substrate. In this

work, an Al<sub>2</sub>O<sub>3</sub>/SU-8 bilayer dielectric was used where the SU-8 was spin-coated to ensure coverage of the AgNW network, and then Al<sub>2</sub>O<sub>3</sub> was applied through ALD (Figure 3e). This bilayer dielectric structure was found to be beneficial for securing the proper insulating properties and producing high-performance 2D MoS<sub>2</sub> FETs. The MoS<sub>2</sub> was mechanically exfoliated, and the S/D electrode was fabricated using conventional photolithography. A flexible FET device was completed by detaching the PI layer from the carrier substrate and attaching it to a flexible PET substrate. The resulting flexible 2D MoS<sub>2</sub> FETs exhibited high performance ( $\mu$ ~141.3 cm<sup>2</sup>/Vs) and excellent mechanical flexibility. There was no significant change in the transfer curves, and the  $\mu$  change was less than 9% even with a bending radius of 5 mm (Figure 3f). Moreover, although the transfer curve was shifted slightly toward a higher voltage direction, the  $I_{on}/I_{off}$  was preserved at ~10<sup>5</sup> with a  $\mu$  change of less than 10% and a  $V_{\rm T}$  change of less than 6 V under repeated bending with 1000 cycles.

The previous research described above strongly suggests that polymer materials can optimize the performance of FETs based on 2D materials by providing a favorable interface for charge transport and chemical functionalities. Table 1 lists the electrical characteristics of the 2D semiconductor FETs with solution-processed polymer gate dielectrics. In addition, with a proper process scheme, flexible 2D semiconductor-based FETs can be implemented, maximizing the advantageous mechanical properties of polymer materials (i.e., mechanical flexibility).



**Figure 3.** (a) Schematic diagram of the fabrication process and (b) photograph of the flexible and transparent 2D MoS<sub>2</sub> FET with graphene S/D electrode and ITO gate electrode on PET substrate. The change in  $\mu$  and  $V_{\rm T}$  with respect to the (c) bending radius and (d) bending cycles [93]. Copyright © 2013, John Wiley and Sons. (e) Photograph (left) and schematic illustration of the device structures of the flexible 2D MoS<sub>2</sub> FETs with an Al<sub>2</sub>O<sub>3</sub>/SU–8 bilayer dielectric and AgNW gate electrode. (f) Change in the transfer curves of the flexible 2D MoS<sub>2</sub> FETs in relation to the bending radius [21]. Copyright © 2016, John Wiley and Sons.

### 3. Vacuum-Deposited Polymer Dielectric Materials for 2D Semiconductor FETs

Although the process may become somewhat complicated due to the need for equipment, such as a vacuum chamber and a vacuum pump, vacuum-deposited polymer dielectric materials have distinct advantages compared to conventional solution-based processes [94]. For example, high-purity polymer thin films can be obtained due to the absence of solvents and additives; thus, the potential degradation of FET performance caused by residual impurities can be eliminated. The representative polymer dielectric material processed using vacuum deposition is parylene, which can be deposited using CVD and has been frequently used to optimize the performance of 2D semiconductor FETs based on graphene and TMDs [95–99]. Chamlagain et al. [96] used a parylene interfacial layer in 2D MoSe<sub>2</sub> FETs on a SiO<sub>2</sub>/Si substrate, which exhibited significantly improved  $\mu$  (~118 cm<sup>2</sup>/Vs) compared to those without a parylene layer (~50 cm<sup>2</sup>/Vs), as shown in Figure 4a. Moreover, in the four-probe measurement, the 2D  $MoSe_2$  showed higher mobility with the parylene interfacial layer with different 2D MoSe<sub>2</sub> thicknesses (Figure 4b). The authors performed temperature-dependent measurements to shed light to the origin of the improved  $\mu$  with the parylene layer. The MoSe<sub>2</sub> FETs followed the rule  $\mu \approx T^{-\gamma}$ regardless of the presence of a parylene interfacial layer, meaning there were limitations due to phonon scattering in both cases (Figure 4c). However, the  $\gamma$  value decreased with the use of parylene ( $\gamma$ ~1.7 on SiO<sub>2</sub> and  $\gamma$ ~1.2 on parylene). The authors deduced that the additional polar optical phonon scattering at the SiO<sub>2</sub> surface could be reduced with the parylene interfacial layer, which improved the  $\mu$  of the 2D MoSe<sub>2</sub> FETs.

Recently, initiated chemical vapor deposition (iCVD) has become a useful tool for synthesizing high-purity polymer dielectric films [47,100]. Unlike parylene CVD, various polymer films can be deposited with iCVD [38,101,102]. In addition, copolymer films with diverse combinations can be formed because mixing between arbitrary monomers is not constrained in the gas phase [103–105]. Moreover, this process is based on physical adsorption, which makes it possible to form a uniform, ultrathin (a few tens of nanometers) polymer dielectric film on top of dangling bond-free 2D semiconductors [47,94]. Therefore, by using a low processing temperature, iCVD-based polymer dielectrics enabled the fabrication of 2D semiconductor FETs with a top-gate geometry [40,106–109].

Kim et al. [106] synthesized poly(2,4,6,8-tetramethyl-2,4,6,8-tetravinylcyclotetrasiloxaneco-cyclohexyl methacrylate) (P(V4D4-co-CHMA)) using iCVD (Figure 4d,e). The resulting copolymer dielectric exhibited robust insulating performance even with a ~40 nm thickness, and the breakdown electric field ( $E_{break}$ ) was >3 MV/cm. Low-voltage (<5 V), top-gate 2D MoS<sub>2</sub> FETs were fabricated using the copolymer dielectric. The resulting FETs showed higher  $\mu$  (~35.1 cm<sup>2</sup>/Vs) and lower SS (~0.2 V/dec.) compared to those based on the SiO<sub>2</sub> dielectric with a bottom-gate geometry ( $\mu = ~19.2 \text{ cm}^2/\text{Vs}$  and SS = ~1.6 V/dec.). The temperature-dependent measurements showed that phonon-mode quenching occurred with the copolymer dielectric, resulting in an improvement in carrier transport. In addition, with the reduced interface charge trap density and top-gate geometry, the 2D  $MoS_2$  FETs with P(V4D4-co-CHMA) showed enhanced operational and environmental stability. Similar results were reported by Park et al. [107], who deposited poly(1,3,5-trimethyl-1,3,5-trivinyl cyclotrisiloxane) (PV3D3) via iCVD between the 2D MoS<sub>2</sub> and Al<sub>2</sub>O<sub>3</sub>. An improved  $\mu$  value was obtained in the 2D MoS<sub>2</sub> FETs containing the interfacial PV3D3 ( $\sim$ 10.4 cm<sup>2</sup>/Vs) with reduced hysteresis in the transfer curve compared to those without PV3D3 (~6.3 cm<sup>2</sup>/Vs). Moreover, the  $V_{\rm T}$  shift was reduced from -5.3 V to -3.7 V in the NBIS stability measurement by utilizing the interfacial PV3D3 layer (30% reduction), as shown in Figure 4f. These results show that the interface trap density can be reduced with iCVD-based polymer dielectrics, leading to improved charge transport and stability for 2D semiconductor FETs.

As mentioned above, copolymer dielectric materials based on various combinations of different monomers can be designed and synthesized via the iCVD process, which enables systematic optimization of the FET performance. Oh et al. [108] synthesized poly(1,3,5-trimethyl-1,3,5-trivinyl cyclotrisiloxane-co-1-vinylimidzole) (P(V3D3-co-VIDZ)) dielectric films and utilized them as a gate dielectric layer in graphene transistors with a top-gate

geometry (Figure 4g). The copolymer dielectric materials exhibited robust insulating performance even with 20 nm thickness regardless of the chemical composition owing to the solvent-free nature of the iCVD process. Furthermore, the copolymer films could induce a negative  $V_{\rm T}$  shift, which resulted from the electron-donating imidazole moiety. As shown in Figure 4h, the Dirac voltage ( $V_{\rm Dirac}$ ), which represents the minimum conductance of the graphene, decreased as the 1-vinylimidzole (VIDZ) contents were increased. The  $V_{\rm Dirac}$  was 11 V with 0% VIDZ moiety (PV3D3 homopolymer), but it was shifted to approximately 1 V with 80% VIDZ moiety, and the hole and electron values were enhanced to 7270 and 3860 cm<sup>2</sup>/Vs, respectively. Using this high-performance graphene FET based on polymer dielectrics, the electrical characteristics of the flexible RF device barely changed with the applied tensile strain of up to 1.3%. Table 1 lists the electrical characteristics of 2D FETs based on 2D semiconductors and vacuum-deposited polymer gate dielectrics.



**Figure 4.** (a) Conductance  $-V_G$  curves, (b)  $\mu$  in relation to the MoS<sub>2</sub> thickness, and (c) the change in  $\mu$  in relation to the temperature for 2D MoS<sub>2</sub> FETs fabricated with a parylene interfacial layer compared to those without a parylene layer (on SiO<sub>2</sub>) [96]. Copyright © 2014, American Chemical Society. (d) Schematic illustration of the top-gate, 2D MoS<sub>2</sub> FET based on the iCVD dielectric and (e) the chemical structure of P(V4D4-co-CHMA) [106]. Copyright © 2018, American Chemical Society. (f) The  $V_T$  shift with the stress time for the 2D MoS<sub>2</sub> FETs with the hybrid dielectric (PV3D3/Al<sub>2</sub>O<sub>3</sub>) compared to those without the PV3D3 dielectric in NBIS measurements [107]. Copyright © 2021, John Wiley and Sons. (g) Schematic diagram of the device structure for a graphene FET with iCVD-based P(V3D3-co-VIDZ). (h) Change in the  $I_D-V_G$  curves with the VIDZ contents in P(V3D3-co-VIDZ) dielectric layers [108]. Copyright © 2018, John Wiley and Sons.

| 2D Material                                 | Dielectric Layer                        | Processing Method<br>for Polymer | Gate Structure        | $\mu (cm^2/Vs)$                  | Operating<br>Voltage (V) | Ref.  |
|---------------------------------------------|-----------------------------------------|----------------------------------|-----------------------|----------------------------------|--------------------------|-------|
| InSe                                        | PMMA/Al <sub>2</sub> O <sub>3</sub>     | Spin-coating                     | Bottom gate           | 1055                             | 6                        | [60]  |
| MoS <sub>2</sub><br>MoSe <sub>2</sub>       | PS-brush/Al <sub>2</sub> O <sub>3</sub> | Spin-coating                     | Bottom gate 20<br>1.8 |                                  | 9<br>5                   | [61]  |
| MoS <sub>2</sub><br>MoTe <sub>2</sub>       | BCB/SiO <sub>2</sub>                    | Spin-casting                     | Bottom gate           | 15.8<br>18.2                     | 40                       | [62]  |
| MoTe <sub>2</sub>                           | BCB/Al <sub>2</sub> O <sub>3</sub>      | Spin-casting                     | Bottom gate           | 10                               | 1                        | [62]  |
| MoS <sub>2</sub>                            | CYTOP<br>cPVP                           | Spin-coating                     | Bottom gate           | 43.0<br>42.7                     | 20<br>30                 | [68]  |
| 3L MoS <sub>2</sub><br>10L MoS <sub>2</sub> | CYTOP/Al <sub>2</sub> O <sub>3</sub>    | Spin-coating                     | Top gate              | 6.0<br>14.9                      | 10                       | [39]  |
| MoSe <sub>2</sub>                           | CYTOP/SiO <sub>2</sub>                  | Spin-coating                     | Bottom gate           | 16.4 (hole)<br>18.4 (electron)   | 40                       | [69]  |
| MoS <sub>2</sub>                            | cPVP                                    | Spin-coating                     | Bottom gate           | 4.7                              | 40                       | [93]  |
| MoS <sub>2</sub>                            | Al <sub>2</sub> O <sub>3</sub> /SU-8    | Spin-coating                     | Bottom gate           | 141.3                            | 40                       | [21]  |
| Graphene                                    | Parylene/SiO <sub>2</sub>               | CVD                              | Bottom gate           | 10,600 (hole)<br>9800 (electron) | 60                       | [95]  |
| MoSe <sub>2</sub>                           | Parylene/SiO <sub>2</sub>               | CVD                              | Bottom gate           | 118                              | 60                       | [96]  |
| WS <sub>2</sub>                             | Parylene                                | N/A*                             | Bottom gate           | 8.3                              | 75                       | [97]  |
| MoS <sub>2</sub>                            | P(V4D4-co-CHMA)                         | iCVD                             | Top gate              | 35.1                             | 5                        | [106] |
| MoS <sub>2</sub>                            | PV3D3/Al <sub>2</sub> O <sub>3</sub>    | iCVD                             | Bottom gate           | 10.4                             | 5                        | [107] |
| Graphene                                    | P(V3D3-co-VIDZ)                         | iCVD                             | Top gate              | 7200 (hole)<br>3800 (electron)   | 3                        | [108] |

**Table 1.** Summary of the materials, processing methods, device structures, and electrical characteristics for 2D semiconductor FETs based on polymer gate dielectrics.

N/A \*: not specified in the paper.

With the increasing demand for data storage as big data emerges, the importance of developing nonvolatile flash memory capable of storing information is also increasing [110,111]. Therefore, various 2D semiconductor FET-based flash memory devices have been demonstrated [112–114]. In flash memory devices, charges can be stored in a floating gate (FG) by applying  $V_G$  (typically in the form of a pulse), resulting in different programming/erasing states [115]. The applied  $V_G$  is divided into the blocking dielectric layer (BDL) and tunneling dielectric layer (TDL) according to the gate-coupling ratio, which is proportional to the dielectric constant of the BDL and inversely proportional to the dielectric constant of the BDL and inversely proportional to the still for enabling low-voltage operation of flash memory devices. In addition, the thickness of the TDL should be kept low because charge trapping is based on a tunneling mechanism. From this point of view, polymer materials may be promising candidates for TDLs in 2D semiconductor-based nonvolatile flash memories.

Woo et al. [40] fabricated a nonvolatile flash memory device using a 2D MoS<sub>2</sub> semiconductor with a top-gate geometry (Figure 5a). iCVD-based PV3D3 was used as a TDL because of its sufficiently low dielectric constant (~2.2) and excellent insulating performance, even at a thicknesses of a few nanometers [47]. As shown in Figure 5b, the ultrathin (~10 nm) PV3D3 TDL uniformly covered the dangling bond-free, 2D MoS<sub>2</sub> surface resulting from the physical adsorption and surface-growing deposition mechanism of the iCVD, which is difficult to achieve with the ALD process. In addition, high-*k* Al<sub>2</sub>O<sub>3</sub> was used as a BDL, which enabled further reductions in the programming/erasing voltage of the flash memory device (Figure 5c). Gold nanoparticles (AuNPs) were utilized for the FG. Due to the low thickness of the dielectric layers, low-voltage operation (~6 V) could be achieved. The systematic  $V_{\rm T}$  shift was obtained with programming and erasing operations, leading to the large memory window (5.2 V) (Figure 5d). Furthermore, the fabricated flash memory device exhibited highly reliable operation. As shown in Figure 5e, both states were well-maintained even at  $10^5$  s after programming/erasing operations, indicating good retention characteristics. In addition, the memory states were preserved without degradation of the device performance over  $10^3$  cycles of repetitive operations (Figure 5f).

Yang et al. [109] reported the development of a 2D MoS<sub>2</sub> nonvolatile flash memory device where all the dielectric layers were composed of polymer materials, expanding flash memory into flexible electronics. As shown in Figure 5g,h, poly(2-cyanoethyl acrylate-codiethylene glycol divinyl ether) (P(CEA-co-DEGDVE)) with the optimal chemical composition (named PC1D1) was introduced as a BDL and exhibited a dielectric constant greater than 6 and robust insulating properties [38,102,117]. Moreover, in addition to the mechanically exfoliated MoS<sub>2</sub> (E-memory), a few-layer MoS<sub>2</sub> synthesized via the CVD process was used as a semiconductor for the flash memory (C-memory). By exploiting these large-area processable techniques (CVD for MoS<sub>2</sub> and iCVD for polymer films), a uniform distribution of the electrical characteristics of the C-memory was achieved. As shown in Figure 5i, the  $I_{\rm on}/I_{\rm off}$  was higher than 10<sup>4</sup> for all the working C-memory devices. Some non-working devices are present (marked as white regions) because the MoS<sub>2</sub> layer was damaged during transfer rather than because of the non-uniform electrical characteristics of CVD-grown materials. Thus, the device-to-device uniformity can be further improved by optimizing the transfer process. Nevertheless, the C-memory showed a large memory window and good retention characteristics and cyclic endurance, making it comparable to E-memory.



**Figure 5.** (a) Optical microscopy (scale bar: 10 µm) and (b) cross—sectional transmission electron microscopy (TEM) images (scale bar: 5 nm) of the 2D MoS<sub>2</sub> flash memory. (c) Electronic band diagrams for programming and erasing operations. (d) The change in the transfer curves in relation to the positive/negative pulse width ( $V_G = \pm 13$  V), (e) the change in  $I_D$  with respect to time, and (f) the change in  $V_T$  monitored in repetitive programming/erasing cycles [40]. Copyright © 2017, John Wiley and Sons. (g) Schematic illustration of the 2D MoS<sub>2</sub> flash memory based on the polymer dielectric films and (h) chemical structures of the polymer materials. (i) The  $I_{on}/I_{off}$  distribution of the fabricated C—memory devices [109]. Copyright © 2019, John Wiley and Sons.

#### 4. Ferroelectric Polymers for 2D Semiconductor FETs

Polyvinylidene fluoride (PVDF)-based ferroelectric polymers, such as poly(vinylidene fluoride-trifluoroethylene) (P(VDF-TrFE)) and poly(vinylidene fluoride-trifluoroethylenechlorofluoroethylene) (P(VDF-TrFE-CFE)) are attractive materials for low-voltage operation of FETs owing to their high dielectric constants and excellent dielectric properties [118–120]. Ferroelectric polymers have hence been studied extensively for 2D semiconductor FET and photodetector applications [121-126]. Wen et al. [124] employed a P(VDF-TrFE-CFE) dielectric layer to fabricate graphene transistors. Before applying the ferroelectric polymer to the FET devices, the annealing temperature was optimized by measuring the change in the dielectric constant and surface morphology of the P(VDF-TrFE-CFE) at four different temperatures (80, 100, 120, and 140 °C). The dielectric constant increased continuously with a concomitant decrease in the surface roughness of the film as the annealing temperature was increased to 120 °C. At 140 °C, however, the dielectric loss increased significantly with the smallest dielectric constant, indicating film degradation. Thus, the annealing temperature was optimized to 120 °C. Graphene transistors were fabricated with P(VDF-TrFE-CFE) based on two different structures: one utilized P(VDF-TrFE-CFE) with a SiO<sub>2</sub> dielectric layer (O–T–G device) and the other used a single P(VDF-TrFE-CFE) layer (T-G device). As shown in Figure 6a, the T–G device showed better performance, with hole and electron  $\mu$  values of 3170 and 1630 cm<sup>2</sup>/Vs, respectively, and lower operating voltage (~10 V). This enhanced performance was attributed to the stronger screening effect of the Coulomb scattering in the T-G device because the dielectric constant of the single layer P(VDF-TrFE-CFE) (~33.6) was higher than that of the SiO<sub>2</sub>-P(VDF-TrFE-CFE) composite (~13.5). Moreover, the device performance correlated directly with the dielectric constant, which was proportional to the temperature, verifying the advantage of using high-*k* dielectric materials in 2D semiconductor FETs (Figure 6b).

Similar experimental results were observed with 2D TMD FETs. Chen et al. [125] fabricated a 2D MoS<sub>2</sub> FET using a P(VDF-TrFE-CFE) dielectric layer on a SiO<sub>2</sub>/Si substrate with a top-gate geometry (Figure 6c). The top-gate FET showed higher  $\mu$  (51.9 cm<sup>2</sup>/Vs) compared to the bottom-gate FET with a SiO<sub>2</sub> dielectric layer (3.5 cm<sup>2</sup>/Vs), as well as an enhanced  $I_{on}/I_{off}$  ratio (Figure 6d). This superior device performance could be attributable to the screening effect of the Coulomb scattering caused by the high dielectric constant of the P(VDF-TrFE-CFE), which would be consistent with the results above. On the other hand, an unusual temperature dependency was observed for the  $I_D$ -drain voltage ( $V_D$ ) output characteristics where  $I_D$  increased at lower temperatures. This was attributed to the unique characteristics of the ferroelectric polymer, where an additional gating effect occurs with the remnant polarization of the P(VDF-TrFE-CFE), which became prominent with decreasing temperature.

The stable remnant polarization and high dielectric constant of ferroelectric polymers make them suitable for fabricating high-performance photodetectors because a strong local electric field can induce a fully depleted state in the semiconductor channel, which can enhance the sensitivity. Wang et al. [126] reported a photodetector based on 2D MoS<sub>2</sub> and ferroelectric P(VDF-TrFE) (Figure 6f), which showed a high electron  $\mu$  of 86.5 cm<sup>2</sup>/Vs. In the fully depleted state, where the negative  $V_{\rm G}$  was applied (P up state in Figure 6g), the photo-generated current dominated the channel current. Highly sensitive operation of the photodetector could be achieved with responsivity of up to 2570 A/W and detectivity of  $\sim 2.2 \times 10^{12}$  Jones. In addition, a rapid photo-response ( $\sim 2$  ms) was achieved, which may have been due to the passivated interface between the 2D  $MoS_2$  and ferroelectric polymer resulting from the fluorine or hydrogen atoms in P(VDF-TrFE). Moreover, a light wavelength longer than the wavelength that fresh 2D  $MoS_2$  can respond to was detected. This was because the band structure of 2D MoS<sub>2</sub> can be adjusted with an external electric field, as observed in the photoluminescence measurements (Figure 6h). This tunable band structure achieved in the 2D  $MoS_2$  by applying an electric field through a ferroelectric polymer was also confirmed in the following study [125].



**Figure 6.** (a)  $I_D$  vs.  $V_G - V_{Dirac}$  transfer curves for the graphene FETs with the P(VDF–TrFE–CFE) single–layer dielectric (T–G device) and with the P(VDF–TrFE–CFE)/SiO<sub>2</sub> bilayer dielectric (O–T–G device). (b) The change in the  $\mu$  and  $I_{on}/I_{off}$  for the graphene T–G device, and the dielectric constant of the P(VDF–TrFE–CFE) in relation to the temperature [124]. Copyright © 2020, John Wiley and Sons. (c) Schematic illustration of 2D MoS<sub>2</sub> FETs with the P(VDF–TrFE–CFE) dielectric layer fabricated on SiO<sub>2</sub>/Si substrate and (d) their transfer characteristics. (e) Change in output characteristics in relation to the temperature for the top–gate 2D MoS<sub>2</sub> FETs with the P(VDF–TrFE–CFE) dielectric layer [125]. Copyright © 2016, American Chemical Society. (f) Optical microscope image of the photodetector device containing three–layered MoS<sub>2</sub> and P(VDF–TrFE) and (g) the schematic diagram of the device with negative  $V_G$  applied (P up state). (h) The PL spectrum of 2D MoS<sub>2</sub> in P up state compared to that without an external electric field (fresh) [126]. Copyright © 2015, John Wiley and Sons.

As described above, stable remnant polarization is one of the attractive electrical characteristics of ferroelectric polymers. Hence, ferroelectric memory devices using 2D semiconductors and ferroelectric polymer dielectrics have been developed [122,127–129]. Lee et al. [127] reported the development of nonvolatile ferroelectric memory based on 2D MoS<sub>2</sub> using P(VDF-TrFE), as shown in Figure 7a,b. With a single-layer MoS<sub>2</sub>, a large memory hysteresis window (~14 V) was obtained with a  $\mu$  of ~220 cm<sup>2</sup>/Vs (Figure 7c). Stable operation was achieved, and the two distinctive (programming/erasing) states were maintained for 1000 s without noticeable  $I_D$  variations. Moreover, those distinctive states were preserved with repetitive operations (~10 programming/erasing cycles). On the other hand, the memory window was reduced significantly from ~14 V to ~6 V when the channel layer was changed to double-layer MoS<sub>2</sub>, and *SS* was increased from ~300 mV/dec. to ~2 V/dec. The memory window was decreased further to ~3 V with triple-layer MoS<sub>2</sub>. This shortened memory window might have been due to the depolarization effects and the degraded *SS* behavior. Nevertheless, good retention characteristics and cycling endurance

were achieved in the double-layer MoS<sub>2</sub> device, which verified that reliable memory operation could be achieved using ferroelectric polymers.

Further interesting behavior that can be achieved using ferroelectric polymers is the negative capacitance (NC) effect, which can overcome the theoretical lower limit of SS (~60 mV/dec.), leading to the steep switching of FETs [130,131]. NC-FETs with 2D semiconductors have been produced by using ferroelectric polymers [132–134]. Wang et al. [133] developed NC-FETs based on 2D MoS<sub>2</sub> and ferroelectric polymer. P(VDF-TrFE) with four different thicknesses was utilized (50, 100, 200, and 300 nm). Counter-clockwise hysteresis in the transfer curves was observed for all FET devices (Figure 7d). The hysteresis window widened with the increase in the thickness of the P(VDF-TrFE) because the coercive voltage is strongly related to the thickness of a ferroelectric polymer. Moreover, all the FETs exhibited SS < 60 mV/dec. (Figure 7e). The measured SS values for P(VDF-TrFE) thicknesses of 300, 200, 100, and 50 nm were 24.2, 29.6, 33,1, and 51.2 mV/dec., respectively, which showed a clear correlation between the SS value and the thickness of the ferroelectric polymer layer. This observation was attributed to the technical limitations, as a "dead" layer in the P(VDF-TrFE) at the interface for the top-gate electrode was confirmed using transmission electron microscopy (TEM) analysis. SS increased as the P(VDF-TrFE) thickness decreased because a certain portion of the ferroelectric polymer could not contribute to the NC effect.

Liu et al. [134] fabricated NC-FETs using 2D MoS<sub>2</sub> and a HfO<sub>2</sub>/P(VDF-TrFE) bilayer dielectric (Figure 7f). The HfO<sub>2</sub> layer was inserted between the 2D MoS<sub>2</sub> and P(VDF-TrFE) to achieve a stable demonstration of the NC effect. Moreover, silver nanowires were employed as the gate electrode to produce short-channel (<100 nm) NC-FETs. The thicknesses of the  $HfO_2$  and P(VDF-TrFE) were optimized to 4 and 26 nm, respectively. The resulting devices exhibited electrical characteristics that perfectly matched with the numerical simulation, with low operating voltage (<3 V) and low gate leakage current  $(I_G)$  (Figure 7g). In particular, SS < 60 mV/dec. was obtained in ~4 orders of the  $I_D$  range. Figure 7h shows the transfer characteristics of the 2D  $MoS_2$  NC-FETs, with the channel length ranging from 42 to 130 nm. When the channel length shrank, degradation in the performance of the device was observed. Nevertheless, stable operation of the NC-FETs was achieved with a low SS (<60 mV/dec.) and high transconductance when the channel length was longer than 60 nm. The subthreshold characteristics were improved further by lowering the temperature through the enhanced polarization of the P(VDF-TrFE), and the steep switching performance was fully preserved even in NBS and PBS conditions. Table 2 lists the electrical characteristics of 2D semiconductor FETs with ferroelectric polymer dielectric materials.

| 2D Material      | Dielectric Layer                                  | $\mu$ (cm <sup>2</sup> /Vs)    | SS<br>(mV/dec.) | Operating<br>Voltage (V) | Applications         | Ref.  |
|------------------|---------------------------------------------------|--------------------------------|-----------------|--------------------------|----------------------|-------|
| MoS <sub>2</sub> | P(VDF-TrFE)                                       | 625                            | N/A*            | 30                       | Ferroelectric memory | [121] |
| BP               | P(VDF-TrFE)                                       | 131~1159                       | 900~3300        | 20                       | Ferroelectric memory | [122] |
| WSe <sub>2</sub> | P(VDF-TrFE)                                       | 257                            | N/A             | 60                       | Ferroelectric memory | [123] |
| Graphene         | P(VDF-TrFE-CFE)                                   | 3170 (hole)<br>1630 (electron) | N/A             | 10                       | Flexible FET         | [124] |
| MoS <sub>2</sub> | P(VDF-TrFE-CFE)                                   | 51.9                           | N/A             | 10                       | Photodetector        | [125] |
| MoS <sub>2</sub> | P(VDF-TrFE)                                       | 86.5                           | N/A             | 40                       | Photodetector        | [126] |
| MoS <sub>2</sub> | P(VDF-TrFE)                                       | 220                            | 300             | 20                       | Ferroelectric memory | [127] |
| MoS <sub>2</sub> | P(VDF-TrFE)                                       | 175                            | N/A             | 20                       | Ferroelectric memory | [129] |
| MoS <sub>2</sub> | Al <sub>2</sub> O <sub>3</sub> /metal/P(VDF-TrFE) | N/A                            | 11.7            | 9                        | NC-FET               | [132] |
| MoS <sub>2</sub> | P(VDF-TrFE)                                       | N/A                            | 24.2            | 40                       | NC-FET               | [133] |
| MoS <sub>2</sub> | HfO <sub>2</sub> /P(VDF-TrFE)                     | _                              | 37.2            | 3                        | NC-FET               | [134] |

**Table 2.** Summary of materials and electrical characteristics of the 2D semiconductor FETs based on ferroelectric polymer gate dielectric materials.

N/A \*: not specified in the paper.



**Figure 7.** (a) Schematic illustration and (b) optical microscope image of the 2D MoS<sub>2</sub> memory device using ferroelectric P(VDF–TrFE). (c) The transfer characteristics of the ferroelectric memory with single–layer MoS<sub>2</sub> [127]. Copyright © 2012, John Wiley and Sons. The transfer curves of 2D MoS<sub>2</sub> NC–FETs based on P(VDF–TrFE) in the (d) overall operating voltage range and (e) subthreshold region [133]. Copyright © 2017, Springer Nature. (f) Schematic illustration of the short–channel 2D MoS<sub>2</sub> NC–FETs employing HfO<sub>2</sub>/P(VDF–TrFE). (g) The experimentally measured transfer curve compared to that obtained in the numerical simulation (inset: the extracted *SS* at each *I*<sub>D</sub> level). (h) The change in transfer curves in relation to the channel length [134]. Copyright © 2018, John Wiley and Sons.

## 5. Ion Gels and Polymer Electrolytes for 2D Semiconductor FETs

Low-voltage 2D semiconductor FETs have been produced based on ion gels and polymer electrolytes, taking advantage of their high capacitance resulting from an electrical double layer (EDL) [135–143]. For example, the electrical characteristics of the 2D semiconductors newly synthesized using CVD could have been investigated using ion gels [144,145]. In addition, the contact resistance can be reduced with polymer electrolytes and ionic liquids by lowering the sheet resistance of 2D materials [146,147]. Generally, ion gels are

produced by dissolving polymers in ionic liquids, such as 1-ethyl-3-methylimidazolium bis(trifluoromethylsulfonyl)imide ([EMIM][TFSI]), and polymer electrolytes are prepared from mixtures of polymers and electrolytes, such as LiClO<sub>4</sub>, which means that the unique properties—including EDL formation—are due to the ionic liquids or electrolytes rather than the polymer matrices [148,149]. Therefore, this review briefly introduces some ion gels and polyelectrolytes for 2D semiconductor FETs.

Lee et al. [135] fabricated stretchable graphene transistors based on an ion-gel dielectric layer. The patterned graphene was used as a channel and for S/D electrodes. Poly(3,4ethylenedixoylthiophene) oxidized with poly(4-styrenesulfonate) (PEDOT:PSS) was used as a gate electrode, which excluded the use of conventional metal electrodes. As a dielectric layer, ion gel composed of [EMIM][TFSI] and poly(styrene-methyl methacrylate-styrene) (PS-PMMA-PS) triblock copolymer was printed. As shown in Figure 8a, all the FETs with different graphene thicknesses could be operated within the low-voltage region (less than 2 V). Among the devices, the tri-layered graphene FET showed enhanced performance, with hole and electron  $\mu$  values of 1131 and 362 cm<sup>2</sup>/Vs, respectively. Owing to the absence of a metal electrode and the excellent mechanical properties of the graphene and ion gel, a stretchable graphene FET could be produced (Figure 8b). There were no significant changes in the hole and electron  $\mu$  values or the  $I_D$  and  $V_{Dirac}$ , even with the applied strain of 5% (Figure 8c). This excellent stretchability was also verified by fabricating graphene FETs on a balloon, which maintained their electrical characteristics during stretching.

Ion gels have also been used in 2D TMD FETs. For example, Pu et al. [140] developed a CVD-grown 2D WSe<sub>2</sub> FET with an ion gel consisting of [EMIM][TFSI] and PS-PMMA-PS. The fabricated 2D WSe<sub>2</sub> FET showed ambipolar transport characteristics, with hole and electron  $\mu$  values of 55 and 13 cm<sup>2</sup>/Vs, respectively. Combining the 2D WSe<sub>2</sub> FETs with 2D MoS<sub>2</sub> FETs, a CMOS inverter with maximum voltage gain values of 110 was produced. The operating voltage of the CMOS inverter was less than 2 V, suggesting the applicability of ion-gel dielectrics to complicated circuits, even if they are connected by external wires. A flexible 2D WSe<sub>2</sub> FET was developed by transferring the CVD-grown WSe<sub>2</sub> onto the PI substrate and drop-casting the ion-gel dielectric layer, and it exhibited clear ambipolar transport characteristics (Figure 8d,e). A flexible quasi-CMOS inverter based on 2D WSe<sub>2</sub> FETs with a maximum gain of ~30 could be produced thanks to these ambipolar characteristics. As shown in Figure 8f, there was no significant degradation in the VTCs, even with the bending radius down to 0.5 mm.

In addition to ion gels, polymer electrolytes have been employed in 2D TMD FETs. Choi et al. [141] used a polyanionic proton conductor—poly(styrenesulfonic) acid (PSSH)—to gate a 2D MoS<sub>2</sub> FET (Figure 8g). Before employing it with the FET devices, it was confirmed that there was no significant electrochemical reaction in the PSSH within the range of the operating voltage (<2 V). In PSSH, the protons are readily mobile, but the motion of the polyanionic backbone is limited. These imbalanced cation and anion mobilities induced the accumulation of electrons while restricting hole accumulation, leading to the prominent unipolar behavior of the 2D MoS<sub>2</sub> FET. Low-voltage operation (<2 V) was achieved with a high electron  $\mu$  of 131 cm<sup>2</sup>/Vs based on PSSH (Figure 8h). A lower  $\mu$  (~45 cm<sup>2</sup>/Vs) was observed in the bottom-gate operation with the SiO<sub>2</sub> dielectric layer despite the high operating voltage (~60 V). The temperature-dependent measurements indicated that this enhanced performance with PSSH was caused by the quenching of the phonon modes. A resistor-load inverter was demonstrated using the 2D MoS<sub>2</sub> FET based on PSSH, which showed a maximum voltage gain of 4 and clear signal inversion up to 1 kHz (Figure 8i).

Although this section provides a brief introduction, the use of ion gels and polymer electrolytes is still an attractive strategy to optimize device performance and achieve low-voltage operation of 2D semiconductor FETs, as described elsewhere [149–152].



**Figure 8.** (a) The transfer curves of the graphene FETs employing [EMIM][TFSI]/PS–PMMA–PS ion gels in relation to the thickness of graphene. (b) Schematic illustration (top) and photography (bottom) of the stretching test. (c) The changes in the  $\mu$ ,  $I_D$ , and  $V_{Dirac}$  of the graphene FETs in relation to the applied tensile strain [135]. Copyright © 2011, American Chemical Society. (d) Schematic illustration (left side on the top: photography) and (e) transfer curves of CVD–grown 2D WSe<sub>2</sub> FETs with [EMIM][TFSI]/PS–PMMA–PS ion gels. (f) VTCs of quasi–CMOS inverter consisting of 2D WSe<sub>2</sub> FETs in relation to the bending radius [140]. Copyright © 2016, John Wiley and Sons. (g) Schematic illustration of the operating principle and (h) transfer curves of 2D MoS<sub>2</sub> FETs employing a PSSH proton conductor. (i) Dynamic response of a resistor–load inverter containing 2D MoS<sub>2</sub> FETs with PSSH with different frequencies [141]. Copyright © 2018, American Chemical Society.

### 6. Conclusions and Outlook

This paper reviewed recent developments of emerging FET devices combining polymer gate dielectric materials and 2D semiconductors. Many of the 2D semiconductor FETs rely on inorganic dielectric materials due to their high dielectric constants and robust insulating performance [29,30]. However, polymer dielectric materials have clear advantages that make them distinguishable from inorganic counterparts, as discussed in this paper. For example, the reduced interfacial trap density of polymer dielectrics compared to oxide materials can enhance charge transport performance and the designated chemical functionalities allow for the systematic optimization of the electrical characteristics of 2D semiconductor FETs (e.g.,  $V_T$ ). Moreover, flexible 2D semiconductor FETs have been produced by exploiting the mechanical softness of polymer materials. In addition, the unique properties of ferroelectric polymers can be applied to 2D semiconductor ferroelectric memory and NC-FET devices, and polymer films can play a role as matrices for ion-gel dielectrics to produce low-voltage 2D semiconductor FETs.

Despite these research efforts, there are still challenges and opportunities remaining for the application of polymer materials in 2D semiconductor FETs, as follows:

- (1) The development of polymer materials in line with the discovery of new 2D materials is required. Polymer dielectrics can provide an optimum interface with reduced trap densities and/or chemical functionalities. In addition, relatively simple methods with mild processing conditions for polymer films allow for the fabrication of FETs with different device structures without damaging the 2D materials. Therefore, utilization of polymer dielectric materials can maximize the performance of 2D semiconductor FETs without restricting the design of materials or device structures;
- (2) Large-area 2D semiconductor FET devices have rarely been produced. In this context, the thermal and chemical stability of polymer dielectric materials becomes important, as large-area growth of 2D materials typically demands high process temperatures and down-scaling is required for lithographic patterning [90,92]. Furthermore, an appropriate device structure and accompanying fabrication method need to be designed to ensure uniform electrical characteristics throughout the large area;
- (3) For practical applications involving 2D semiconductor-based devices, the low-voltage operation of FETs should be secured, which requires enhancement of the dielectric constant and decreases in the thickness of the polymer dielectric layers [45]. A high dielectric constant is also important to improve FET characteristics through screening Coulomb scattering. Low-voltage 2D semiconductor FETs are rarely produced without the use of an additional inorganic dielectric layer that may restrict the mechanical properties. Ferroelectric polymers and ion gels can show high dielectric constants; however, *I–V* hysteresis needs to be reduced and high frequency operation should be ensured;
- (4) Two-dimensional semiconductors have restricted applications due to the constraints on the process technology that can be used to control their electrical properties. Ion implantation is a common doping process technology that can regulate semiconductor electrical properties, but it causes lattice structure damage to TMDs, leading to the deterioration of their electrical properties. Consequently, there is a need to create a suitable doping process that can preserve the 2D material lattice structure while still controlling its electrical properties. To address this issue, the use of polymers as dopants to control 2D semiconductors has been reported [2,5,153], but this approach still requires accurate control of the doping degree and compatibility with atomically thin layers.

More active research and development are needed to overcome these limitations. In spite of the remaining challenges, polymer dielectric materials have various advantages and unique properties that are difficult to obtain in other materials. Therefore, we believe that polymer dielectric materials will play an important role in 2D semiconductor devices.

**Author Contributions:** Literature survey, J.C. and H.Y.; Writing—review and editing, J.C. and H.Y. All authors have read and agreed to the published version of the manuscript.

Funding: The present research was supported by the research fund of Dankook University in 2022.

Institutional Review Board Statement: Not applicable.

Data Availability Statement: Not applicable.

Conflicts of Interest: The authors declare no conflict of interest.

# References

- Liu, Y.; Duan, X.; Shin, H.-J.; Park, S.; Huang, Y.; Duan, X. Promises and Prospects of Two-Dimensional Transistors. *Nature* 2021, 591, 43–53. [CrossRef]
- Lee, E.K.; Abdullah, H.; Torricelli, F.; Lee, D.H.; Ko, J.K.; Kim, H.H.; Yoo, H.; Oh, J.H. Boosting the Optoelectronic Properties of Molybdenum Diselenide by Combining Phase Transition Engineering with Organic Cationic Dye Doping. ACS Nano 2021, 15, 17769–17779. [CrossRef]
- 3. Kim, H.H.; Chung, Y.; Lee, E.; Lee, S.K.; Cho, K. Water-Free Transfer Method for CVD-Grown Graphene and Its Application to Flexible Air-Stable Graphene Transistors. *Adv. Mater.* **2014**, *26*, 3213–3217. [CrossRef]
- 4. Lee, E.; Lim, H.; Lee, N.-S.; Kim, H.H. Improved Moisture Stability of Graphene Transistors by Controlling Water Molecule Adsorption. *Sens. Actuators B Chem.* **2021**, 347, 130579. [CrossRef]
- 5. Yoo, H.; Heo, K.; Ansari, M.H.R.; Cho, S. Recent Advances in Electrical Doping of 2D Semiconductor Materials: Methods, Analyses, and Applications. *Nanomaterials* **2021**, *11*, 832. [CrossRef]
- Yang, M.; Li, T.; Gao, J.; Yan, X.; Liang, L.; Yao, H.; Li, J.; Wei, D.; Wang, M.; Zhang, T.; et al. Graphene–Polyimide-Integrated Metasurface for Ultrasensitive Modulation of Higher-Order Terahertz Fano Resonances at the Dirac Point. *Appl. Surf. Sci.* 2021, 562, 150182. [CrossRef]
- Bera, K.P.; Lee, Y.-G.; Usman, M.; Ghosh, R.; Lu, K.-L.; Chen, Y.-F. Dirac Point Modulated Self-Powered Ultrasensitive Photoresponse and Color-Tunable Electroluminescence from Flexible Graphene/Metal–Organic Frameworks/Graphene Vertical Phototransistor. ACS Appl. Electron. Mater. 2022, 4, 2337–2345. [CrossRef]
- 8. Abuzaid, H.; Cheng, Z.; Li, G.; Cao, L.; Franklin, A.D. Unanticipated Polarity Shift in Edge-Contacted Tungsten-Based 2D Transition Metal Dichalcogenide Transistors. *IEEE Electron Device Lett.* **2021**, *42*, 1563–1566. [CrossRef]
- Jeong, Y.; Lee, H.J.; Park, J.; Lee, S.; Jin, H.-J.; Park, S.; Cho, H.; Hong, S.; Kim, T.; Kim, K.; et al. Engineering MoSe<sub>2</sub>/MoS<sub>2</sub> Heterojunction Traps in 2D Transistors for Multilevel Memory, Multiscale Display, and Synaptic Functions. *npj* 2D Mater. Appl. 2022, 6, 23. [CrossRef]
- 10. Yang, S.; Lee, G.; Kim, J. Selective p-Doping of 2D WSe<sub>2</sub> via UV/Ozone Treatments and Its Application in Field-Effect Transistors. *ACS App. Mater. Interfaces* 2020, 13, 955–961. [CrossRef]
- 11. Lee, E.; Yoo, H. Self-Powered Sensors: New Opportunities and Challenges from Two-Dimensional Nanomaterials. *Molecules* **2021**, 26, 5056. [CrossRef] [PubMed]
- 12. Afzal, A.M.; Iqbal, M.Z.; Dastgeer, G.; Ahmad, A.U.; Park, B. Highly Sensitive, Ultrafast, and Broadband Photo-Detecting Field-Effect Transistor with Transition-Metal Dichalcogenide van der Waals Heterostructures of MoTe<sub>2</sub> and PdSe<sub>2</sub>. *Adv. Sci.* **2021**, *8*, 2003713. [CrossRef] [PubMed]
- Nie, C.; Zhang, B.; Gao, Y.; Yin, M.; Yi, X.; Zhao, C.; Zhang, Y.; Luo, L.; Wang, S. Thickness-Dependent Enhancement of Electronic Mobility of MoS<sub>2</sub> Transistors via Surface Functionalization. J. Phys. Chem. C 2020, 124, 16943–16950. [CrossRef]
- 14. Patel, K.A.; Grady, R.W.; Smithe, K.K.; Pop, E.; Sordan, R. Ultra-Scaled MoS<sub>2</sub> Transistors and Circuits Fabricated without Nanolithography. 2D Mater. 2019, 7, 015018. [CrossRef]
- 15. Lee, D.H.; Yun, H.J.; Hong, S.; Yoo, H. Ambipolar Conduction and Multicolor Photosensing Behaviors from Poly (9, 9-Di-N-Octylfluorenyl-2, 7-Diyl)-Molybdenum Disulfide Heterointerfaces. *Surf. Interfaces* **2021**, 27, 101448. [CrossRef]
- Liu, T.; Liu, S.; Tu, K.-H.; Schmidt, H.; Chu, L.; Xiang, D.; Martin, J.; Eda, G.; Ross, C.A.; Garaj, S. Crested Two-Dimensional Transistors. *Nat. Nanotechnol.* 2019, 14, 223–226. [CrossRef] [PubMed]
- 17. Alam, M.H.; Chowdhury, S.; Roy, A.; Braga, M.H.; Banerjee, S.K.; Akinwande, D. Direct Growth of MoS<sub>2</sub> on Electrolytic Substrate and Realization of High-Mobility Transistors. *Phys. Rev. Mater.* **2021**, *5*, 054003. [CrossRef]
- Chu, C.-H.; Lin, H.-C.; Yeh, C.-H.; Liang, Z.-Y.; Chou, M.-Y.; Chiu, P.-W. End-Bonded Metal Contacts on WSe<sub>2</sub> Field-Effect Transistors. ACS Nano 2019, 13, 8146–8154. [CrossRef]
- 19. Desai, S.B.; Madhvapathy, S.R.; Sachid, A.B.; Llinas, J.P.; Wang, Q.; Ahn, G.H.; Pitner, G.; Kim, M.J.; Bokor, J.; Hu, C.; et al. MoS<sub>2</sub> Transistors with 1-nanometer Gate Lengths. *Science* **2016**, *354*, 99–102. [CrossRef]
- 20. Daus, A.; Vaziri, S.; Chen, V.; Köroğlu, Ç.; Grady, R.W.; Bailey, C.S.; Lee, H.R.; Schauble, K.; Brenner, K.; Pop, E. High-Performance Flexible Nanoscale Transistors Based on Transition Metal Dichalcogenides. *Nat. Electron.* **2021**, *4*, 495–501. [CrossRef]
- Song, W.G.; Kwon, H.J.; Park, J.; Yeo, J.; Kim, M.; Park, S.; Yun, S.; Kyung, K.U.; Grigoropoulos, C.P.; Kim, S.; et al. High-Performance Flexible Multilayer MoS<sub>2</sub> Transistors on Solution-Based Polyimide Substrates. *Adv. Funct. Mater.* 2016, 26, 2426–2434. [CrossRef]
- Kim, J.; Seung, H.; Kang, D.; Kim, J.; Bae, H.; Park, H.; Kang, S.; Choi, C.; Choi, B.K.; Kim, J.S.; et al. Wafer-Scale Production of Transition Metal Dichalcogenides and Alloy Monolayers by Nanocrystal Conversion for Large-Scale Ultrathin Flexible Electronics. *Nano Lett.* 2021, 21, 9153–9163. [CrossRef] [PubMed]
- 23. Kim, G.; Fuentes-Hernandez, C.; Jia, X.; Kippelen, B. Organic Thin-Film Transistors with a Bottom Bilayer Gate Dielectric Having a Low Operating Voltage and High Operational Stability. ACS Appl. Electron. Mater. 2020, 2, 2813–2818. [CrossRef]
- 24. Kim, S.; Seo, J.; Choi, J.; Yoo, H. Vertically Integrated Electronics: New Opportunities from Emerging Materials and Devices. *Nano-Micro Lett.* **2022**, *14*, 201. [CrossRef] [PubMed]
- 25. Kim, S.Y.; Hwang, J.; Kim, Y.J.; Hwang, H.J.; Son, M.; Revannath, N.; Ham, M.H.; Cho, K.; Lee, B.H. Threshold Voltage Modulation of a Graphene–ZnO Barristor Using a Polymer Doping Process. *Adv. Electron. Mater.* **2019**, *5*, 1800805. [CrossRef]

- 26. Park, J.; Kang, D.-H.; Kim, J.-K.; Park, J.-H.; Yu, H.-Y. Efficient Threshold Voltage Adjustment Technique by Dielectric Capping Effect on MoS<sub>2</sub> Field-Effect Transistor. *IEEE Electron Device Lett.* **2017**, *38*, 1172–1175. [CrossRef]
- Yang, Y.; Hong, Y.; Wang, X. Utilizing the Diffusion of Fluorinated Polymers to Modify the Semiconductor/Dielectric Interface in Solution-Processed Conjugated Polymer Field-Effect Transistors. ACS App. Mater. Interfaces 2021, 13, 8682–8691. [CrossRef] [PubMed]
- Kim, S.; Yoo, H. Self-Assembled Monolayers: Versatile Uses in Electronic Devices from Gate Dielectrics, Dopants, and Biosensing Linkers. *Micromachines* 2021, 12, 565. [CrossRef]
- Yang, S.; Liu, K.; Xu, Y.; Liu, L.; Li, H.; Zhai, T. Gate Dielectrics Integration for Two-Dimensional Electronics: Challenges, Advances and Outlook. *Adv. Mater.* 2023, 2207901. [CrossRef]
- 30. Lin, Y.C.; Lin, C.-M.; Chen, H.-Y.; Vaziri, S.; Bao, X.; Woon, W.-Y.; Wang, H.; Liao, S.S. Dielectric Material Technologies for 2-D Semiconductor Transistor Scaling. *IEEE Trans. Electron Devices* **2023**. [CrossRef]
- Ling, H.; Wu, D.; Wang, T.; Chen, X.; Yi, M.; Shi, W.; Xie, L.; Huang, W. Stability Improvement in Flexible Low-Voltage Organic Field-Effect Transistors with Complementary Polymeric Dielectrics. Org. Electron. 2019, 65, 259–265. [CrossRef]
- Jeong, J.W.; Hwang, H.S.; Choi, D.; Ma, B.C.; Jung, J.; Chang, M. Hybrid Polymer/Metal Oxide Thin Films for High Performance, Flexible Transistors. *Micromachines* 2020, 11, 264. [CrossRef] [PubMed]
- Jung, J.M.; Hur, J.S.; Kim, H.A.; Kim, J.O.; Jeong, J.K. Acrylate-Based Nanocomposite Zirconium-Dispersed Polymer Dielectric for Flexible Oxide Thin-Film Transistors with a Curvature Radius of 2 mm. Org. Electron. 2021, 98, 106302. [CrossRef]
- Kwon, H.-J.; Tang, X.; Shin, S.; Hong, J.; Jeong, W.; Jo, Y.; An, T.K.; Lee, J.; Kim, S.H. Facile Photo-Cross-Linking System for Polymeric Gate Dielectric Materials toward Solution-Processed Organic Field-Effect Transistors: Role of a Cross-Linker in Various Polymer Types. ACS App. Mater. Interfaces 2020, 12, 30600–30615. [CrossRef]
- Kim, K.; Park, M.S.; Na, Y.; Choi, J.; Jenekhe, S.A.; Kim, F.S. Preparation and Application of Polystyrene-Grafted Alumina Core-Shell Nanoparticles for Dielectric Surface Passivation in Solution-Processed Polymer Thin Film Transistors. *Org. Electron.* 2019, 65, 305–310. [CrossRef]
- Park, H.; Yoo, S.; Ahn, H.; Bang, J.; Jeong, Y.; Yi, M.; Won, J.C.; Jung, S.; Kim, Y.H. Low-Temperature Solution-Processed Soluble Polyimide Gate Dielectrics: From Molecular-Level Design to Electrically Stable and Flexible Organic Transistors. ACS App. Mater. Interfaces 2019, 11, 45949–45958. [CrossRef]
- 37. Kim, M.-J.; Hong, J.-H.; Kim, M.-H.; Kim, Y.-S.; Lee, J.; Lee, H.S.; Kang, B. Vacuum Lamination of Polymer Gate Dielectric Layers for Facile Fabrication of Organic Transistors. *ACS Appl. Electron. Mater.* **2022**, *4*, 3640–3647. [CrossRef]
- Choi, J.; Kang, J.; Lee, C.; Jeong, K.; Im, S.G. Heavily Crosslinked, High-k Ultrathin Polymer Dielectrics for Flexible, Low-Power Organic Thin-Film Transistors (OTFTs). Adv. Electron. Mater. 2020, 6, 2000314. [CrossRef]
- Lee, H.S.; Shin, J.M.; Jeon, P.J.; Lee, J.; Kim, J.S.; Hwang, H.C.; Park, E.; Yoon, W.; Ju, S.Y.; Im, S. Few-Layer MoS<sub>2</sub>-Organic Thin-Film Hybrid Complementary Inverter Pixel Fabricated on a Glass Substrate. *Small* 2015, *11*, 2132–2138. [CrossRef]
- 40. Woo, M.H.; Jang, B.C.; Choi, J.; Lee, K.J.; Shin, G.H.; Seong, H.; Im, S.G.; Choi, S.Y. Low-Power Nonvolatile Charge Storage Memory Based on MoS<sub>2</sub> and an Ultrathin Polymer Tunneling Dielectric. *Adv. Funct. Mater.* **2017**, *27*, 1703545. [CrossRef]
- Gish, J.T.; Lebedev, D.; Stanev, T.K.; Jiang, S.; Georgopoulos, L.; Song, T.W.; Lim, G.; Garvey, E.S.; Valdman, L.; Balogun, O.; et al. Ambient-Stable Two-Dimensional CrI<sub>3</sub> via Organic-Inorganic Encapsulation. ACS Nano 2021, 15, 10659–10667. [CrossRef] [PubMed]
- Chen, Y.; Huang, W.; Sangwan, V.K.; Wang, B.; Zeng, L.; Wang, G.; Huang, Y.; Lu, Z.; Bedzyk, M.J.; Hersam, M.C.; et al. Polymer Doping Enables a Two-Dimensional Electron Gas for High-Performance Homojunction Oxide Thin-Film Transistors. *Adv. Mater.* 2019, *31*, 1805082. [CrossRef] [PubMed]
- 43. Lapointe, F.O.; Sapkota, A.; Ding, J.; Lefebvre, J. Polymer Encapsulants for Threshold Voltage Control in Carbon Nanotube Transistors. *ACS App. Mater. Interfaces* 2019, *11*, 36027–36034. [CrossRef] [PubMed]
- 44. Ohyama, A.; Hirata, N.; Oguma, N.; Ichikawa, M. Experimental Investigation of Naphthalene Based Organic Thin-Film Transistors by Combining a Polymer Dielectric and a Carrier Injection Layer. J. Phys. D Appl. Phys. 2020, 53, 335102. [CrossRef]
- 45. Wang, B.; Huang, W.; Chi, L.; Al-Hashimi, M.; Marks, T.J.; Facchetti, A. High-*k* Gate Dielectrics for Emerging Flexible and Stretchable Electronics. *Chem. Rev.* 2018, *118*, 5690–5754. [CrossRef] [PubMed]
- 46. Jing, X.; Illarionov, Y.; Yalon, E.; Zhou, P.; Grasser, T.; Shi, Y.; Lanza, M. Engineering Field Effect Transistors with 2D Semiconducting Channels: Status and Prospects. *Adv. Funct. Mater.* **2020**, *30*, 1901971. [CrossRef]
- Moon, H.; Seong, H.; Shin, W.C.; Park, W.-T.; Kim, M.; Lee, S.; Bong, J.H.; Noh, Y.-Y.; Cho, B.J.; Yoo, S.; et al. Synthesis of Ultrathin Polymer Insulating Layers by Initiated Chemical Vapour Deposition for Low-Power Soft Electronics. *Nat. Mater.* 2015, 14, 628–635. [CrossRef]
- 48. Zhao, Y.; Xu, K.; Pan, F.; Zhou, C.; Zhou, F.; Chai, Y. Doping, Contact and Interface Engineering of Two-Dimensional Layered Transition Metal Dichalcogenides Transistors. *Adv. Funct. Mater.* **2017**, *27*, 1603484. [CrossRef]
- Jiang, B.; Yang, Z.; Liu, X.; Liu, Y.; Liao, L. Interface Engineering for Two-Dimensional Semiconductor Transistors. *Nano Today* 2019, 25, 122–134. [CrossRef]
- 50. Yuan, M.; Zhang, G.; Li, B.; Chung, T.M.; Rajagopalan, R.; Lanagan, M.T. Thermally Stable Low-Loss Polymer Dielectrics Enabled by Attaching Cross-Linkable Antioxidant to Polypropylene. *ACS App. Mater. Interfaces* **2020**, *12*, 14154–14164. [CrossRef]
- Lee, E.K.; Lee, M.Y.; Park, C.H.; Lee, H.R.; Oh, J.H. Toward Environmentally Robust Organic Electronics: Approaches and Applications. *Adv. Mater.* 2017, 29, 1703638. [CrossRef] [PubMed]

- 52. Huynh, T.T.; Nguyen, T.V.; Nguyen, Q.M.; Nguyen, T.K. Minimizing Warpage for Macro-Size Fused Deposition Modeling Parts. *Comput. Mater. Contin* **2021**, *68*, 2913–2923.
- Hoang, A.T.; Hu, L.; Katiyar, A.K.; Ahn, J.-H. Two-Dimensional Layered Materials and Heterostructures for Flexible Electronics. *Matter* 2022, 5, 4116–4132. [CrossRef]
- 54. Singh, M.; Sharma, S.; Muniappan, A.; Pimenov, D.Y.; Wojciechowski, S.; Jha, K.; Dwivedi, S.P.; Li, C.; Królczyk, J.B.; Walczak, D.; et al. In Situ Micro-Observation of Surface Roughness and Fracture Mechanism in Metal Microforming of Thin Copper Sheets with Newly Developed Compact Testing Apparatus. *Materials* 2022, 15, 1368. [CrossRef] [PubMed]
- Chen, H.; Zhang, W.; Li, M.; He, G.; Guo, X. Interface Engineering in Organic Field-Effect Transistors: Principles, Applications, and Perspectives. *Chem. Rev.* 2020, 120, 2879–2949. [CrossRef]
- 56. Zhao, Y.; Wang, Z.; Xu, G.; Cai, L.; Han, T.H.; Zhang, A.; Wu, Q.; Wang, R.; Huang, T.; Cheng, P.; et al. High Performance Indium-Gallium-Zinc Oxide Thin Film Transistor via Interface Engineering. *Adv. Funct. Mater.* **2020**, *30*, 2003285. [CrossRef]
- 57. Mathijssen, S.G.; Kemerink, M.; Sharma, A.; Cölle, M.; Bobbert, P.A.; Janssen, R.A.; de Leeuw, D.M. Charge Trapping at the Dielectric of Organic Transistors Visualized in Real Time and Space. *Adv. Mater.* **2008**, *20*, 975–979. [CrossRef]
- Strand, J.; Kaviani, M.; Gao, D.; El-Sayed, A.-M.; Afanas'ev, V.V.; Shluger, A.L. Intrinsic Charge Trapping in Amorphous Oxide Films: Status and Challenges. J. Phys. Condens. Matter 2018, 30, 233001. [CrossRef]
- 59. Bao, W.; Cai, X.; Kim, D.; Sridhara, K.; Fuhrer, M.S. High Mobility Ambipolar MoS<sub>2</sub> Field-Effect Transistors: Substrate and Dielectric Effects. *Appl. Phys. Lett.* **2013**, *102*, 042104. [CrossRef]
- Feng, W.; Zheng, W.; Cao, W.; Hu, P. Back Gated Multilayer InSe Transistors with Enhanced Carrier Mobilities via the Suppression of Carrier Scattering from a Dielectric Interface. *Adv. Mater.* 2014, *26*, 6587–6593. [CrossRef]
- Jeong, Y.; Park, J.H.; Ahn, J.; Lim, J.Y.; Kim, E.; Im, S. 2D MoSe<sub>2</sub> Transistor with Polymer-Brush/Channel Interface. Adv. Mater. Interfaces 2018, 5, 1800812. [CrossRef]
- Yoon, M.; Ko, K.R.; Min, S.-W.; Im, S. Polymer/Oxide Bilayer Dielectric for Hysteresis-Minimized 1 V Operating 2D TMD Transistors. RSC Adv. 2018, 8, 2837–2843. [CrossRef] [PubMed]
- 63. Chua, L.-L.; Zaumseil, J.; Chang, J.-F.; Ou, E.C.-W.; Ho, P.K.-H.; Sirringhaus, H.; Friend, R.H. General Observation of n-Type Field-Effect Behaviour in Organic Semiconductors. *Nature* **2005**, *434*, 194–199. [CrossRef] [PubMed]
- 64. Stadler, P.; Track, A.M.; Ullah, M.; Sitter, H.; Matt, G.J.; Koller, G.; Singh, T.B.; Neugebauer, H.; Sariciftci, N.S.; Ramsey, M.G. The Role of the Dielectric Interface in Organic Transistors: A Combined Device and Photoemission Study. *Org. Electron.* **2010**, *11*, 207–211. [CrossRef]
- 65. Yi, J.; Sun, X.; Zhu, C.; Li, S.; Liu, Y.; Zhu, X.; You, W.; Liang, D.; Shuai, Q.; Wu, Y.; et al. Double-Gate MoS<sub>2</sub> Field-Effect Transistors with Full-Range Tunable Threshold Voltage for Multifunctional Logic Circuits. *Adv. Mater.* **2021**, *33*, 2101036. [CrossRef]
- Liu, B.; Abbas, A.; Zhou, C. Two-Dimensional Semiconductors: From Materials Preparation to Electronic Applications. *Adv. Electron. Mater.* 2017, *3*, 1700045. [CrossRef]
- Tong, X.; Ashalley, E.; Lin, F.; Li, H.; Wang, Z.M. Advances in MoS<sub>2</sub>-Based Field Effect Transistors (FETs). *Nano-Micro Lett.* 2015, 7, 203–218. [CrossRef]
- 68. Yoo, G.; Choi, S.L.; Lee, S.; Yoo, B.; Kim, S.; Oh, M.S. Enhancement-Mode Operation of Multilayer MoS<sub>2</sub> Transistors with a Fluoropolymer Gate Dielectric Layer. *Appl. Phys. Lett.* **2016**, *108*, 263106. [CrossRef]
- 69. Hong, S.; Yoo, H. Robust Molybdenum Diselenide Ambipolar Transistors with Fluoropolymer Interfacial Layer and Their Application to Complementary Inverter Circuits. *J. Alloys Compd.* **2021**, *868*, 159212. [CrossRef]
- Park, M.; Jang, J.; Park, S.; Kim, J.; Seong, J.; Hwang, J.; Park, C.E. The Effects of Organic Material-Treated SiO<sub>2</sub> Dielectric Surfaces on the Electrical Characteristics of Inorganic Amorphous In-Ga-Zn-O Thin Film Transistors. *Appl. Phys. Lett.* 2012, 100, 102110. [CrossRef]
- Cheng, X.; Caironi, M.; Noh, Y.-Y.; Wang, J.; Newman, C.; Yan, H.; Facchetti, A.; Sirringhaus, H. Air Stable Cross-Linked Cytop Ultrathin Gate Dielectric for High Yield Low-Voltage Top-Gate Organic Field-Effect Transistors. *Chem. Mater.* 2010, 22, 1559–1566. [CrossRef]
- 72. Roberts, M.E.; Queraltó, N.; Mannsfeld, S.C.; Reinecke, B.N.; Knoll, W.; Bao, Z. Cross-Linked Polymer Gate Dielectric Films for Low-Voltage Organic Transistors. *Chem. Mater.* 2009, 21, 2292–2299. [CrossRef]
- 73. Wang, C.; Lee, W.-Y.; Nakajima, R.; Mei, J.; Kim, D.H.; Bao, Z. Thiol–Ene Cross-Linked Polymer Gate Dielectrics for Low-Voltage Organic Thin-Film Transistors. *Chem. Mater.* **2013**, *25*, 4806–4812. [CrossRef]
- Yoo, G.; Ma, J. The Effects of Fluoropolymer Gate-Dielectric on the Air Stability of MoS<sub>2</sub> Field-Effect Transistors. *Sci. Adv. Mater.* 2018, 10, 181–184. [CrossRef]
- 75. Pecunia, V.; Banger, K.; Sirringhaus, H. High-Performance Solution-Processed Amorphous-Oxide-Semiconductor TFTs with Organic Polymeric Gate Dielectrics. *Adv. Electron. Mater.* **2015**, *1*, 1400024. [CrossRef]
- Jia, X.; Fuentes-Hernandez, C.; Wang, C.-Y.; Park, Y.; Kippelen, B. Stable Organic Thin-Film Transistors. Sci. Adv. 2018, 4, eaao1705. [CrossRef]
- 77. Lee, W.H.; Suk, J.W.; Lee, J.; Hao, Y.; Park, J.; Yang, J.W.; Ha, H.-W.; Murali, S.; Chou, H.; Akinwande, D.; et al. Simultaneous Transfer and Doping of CVD-Grown Graphene by Fluoropolymer for Transparent Conductive Films on Plastic. ACS Nano 2012, 6, 1284–1290. [CrossRef]
- Yu, L.; Zubair, A.; Santos, E.J.; Zhang, X.; Lin, Y.; Zhang, Y.; Palacios, T. High-Performance WSe<sub>2</sub> Complementary Metal Oxide Semiconductor Technology and Integrated Circuits. *Nano Lett.* 2015, *15*, 4928–4934. [CrossRef]

- 79. Lee, H.; Hong, S.; Yoo, H. Interfacial Doping Effects in Fluoropolymer-Tungsten Diselenide Composites Providing High-Performance p-Type Transistors. *Polymers* **2021**, *13*, 1087. [CrossRef]
- 80. Farmer, D.B.; Golizadeh-Mojarad, R.; Perebeinos, V.; Lin, Y.-M.; Tulevski, G.S.; Tsang, J.C.; Avouris, P. Chemical Doping and Electron-Hole Conduction Asymmetry in Graphene Devices. *Nano Lett.* **2009**, *9*, 388–392. [CrossRef]
- Du, Y.; Liu, H.; Neal, A.T.; Si, M.; Peide, D.Y. Molecular Doping of Multilayer MoS<sub>2</sub> Field-Effect Transistors: Reduction in Sheet and Contact Resistances. *IEEE Electron Device Lett.* 2013, 34, 1328–1330. [CrossRef]
- Hong, S.; Yoo, G.; Kim, D.H.; Song, W.G.; Le, O.K.; Hong, Y.K.; Takahashi, K.; Omkaram, I.; Son, D.N.; Kim, S. The Doping Mechanism and Electrical Performance of Polyethylenimine-Doped MoS<sub>2</sub> Transistor. *Phys. Status Solidi C* 2017, 14, 1600262. [CrossRef]
- 83. Jia, J.; Jang, S.K.; Lai, S.; Xu, J.; Choi, Y.J.; Park, J.-H.; Lee, S. Plasma-Treated Thickness-Controlled Two-Dimensional Black Phosphorus and Its Electronic Transport Properties. *ACS Nano* 2015, *9*, 8729–8736. [CrossRef] [PubMed]
- Kung, Y.C.; Hosseini, N.; Dumcenco, D.; Fantner, G.E.; Kis, A. Air and Water-Stable n-Type Doping and Encapsulation of Flexible MoS<sub>2</sub> Devices with SU8. *Adv. Electron. Mater.* 2019, *5*, 1800492. [CrossRef]
- 85. Huang, W.; Zhang, Y.; Song, M.; Wang, B.; Hou, H.; Hu, X.; Chen, X.; Zhai, T. Encapsulation Strategies on 2D Materials for Field Effect Transistors and Photodetectors. *Chin. Chem. Lett.* **2022**, *33*, 2281–2290. [CrossRef]
- Al-Mumen, H.; Dong, L.; Li, W. SU-8 Doped and Encapsulated n-Type Graphene Nanomesh with High Air Stability. *Appl. Phys.* Lett. 2013, 103, 232113. [CrossRef]
- Park, H.; Choi, J.; Shim, J.; Lee, S.M.; On, S.; Yun, H.J.; Kim, S.; Im, S.G.; Yoo, H. Functional Polymeric Passivation-Led Improvement of Bias Stress with Long-Term Durability of Edge-Rich Nanoporous MoS<sub>2</sub> Thin-Film Transistors. *npj 2D Mater. Appl.* 2022, *6*, 21. [CrossRef]
- Ryu, E.-H.; Seo, M.; Je, Y.; Jeong, H.; Kim, G.-T.; Lee, S.W. Persistent and Reliable Electrical Properties of ReS<sub>2</sub> FETs Using PMMA Encapsulation. *Curr. Appl. Phys.* 2023, 48, 11–16. [CrossRef]
- Radisavljevic, B.; Radenovic, A.; Brivio, J.; Giacometti, V.; Kis, A. Single-Layer MoS<sub>2</sub> Transistors. *Nat. Nanotechnol.* 2011, 6, 147–150. [CrossRef]
- Stanford, M.G.; Rack, P.D.; Jariwala, D. Emerging Nanofabrication and Quantum Confinement Techniques for 2D Materials Beyond Graphene. *npj 2D Mater. Appl.* 2018, 2, 20. [CrossRef]
- 91. Kang, K.; Xie, S.; Huang, L.; Han, Y.; Huang, P.Y.; Mak, K.F.; Kim, C.-J.; Muller, D.; Park, J. High-Mobility Three-Atom-Thick Semiconducting Films with Wafer-Scale Homogeneity. *Nature* **2015**, *520*, 656–660. [CrossRef] [PubMed]
- Geng, D.; Yang, H.Y. Recent Advances in Growth of Novel 2D Materials: Beyond Graphene and Transition Metal Dichalcogenides. *Adv. Mater.* 2018, 30, 1800865. [CrossRef] [PubMed]
- 93. Yoon, J.; Park, W.; Bae, G.Y.; Kim, Y.; Jang, H.S.; Hyun, Y.; Lim, S.K.; Kahng, Y.H.; Hong, W.K.; Lee, B.H.; et al. Highly Flexible and Transparent Multilayer MoS<sub>2</sub> Transistors with Graphene Electrodes. *Small* **2013**, *9*, 3295–3300. [CrossRef] [PubMed]
- 94. Sun, L.; Yuan, G.; Gao, L.; Yang, J.; Chhowalla, M.; Gharahcheshmeh, M.H.; Gleason, K.K.; Choi, Y.S.; Hong, B.H.; Liu, Z. Chemical Vapour Deposition. *Nat. Rev. Methods Primers* **2021**, *1*, 5. [CrossRef]
- 95. Sabri, S.; Levesque, P.; Aguirre, C.; Guillemette, J.; Martel, R.; Szkopek, T. Graphene Field Effect Transistors with Parylene Gate Dielectric. *Appl. Phys. Lett.* **2009**, *95*, 242104. [CrossRef]
- Chamlagain, B.; Li, Q.; Ghimire, N.J.; Chuang, H.-J.; Perera, M.M.; Tu, H.; Xu, Y.; Pan, M.; Xaio, D.; Yan, J.; et al. Mobility Improvement and Temperature Dependence in MoSe<sub>2</sub> Field-Effect Transistors on Parylene-C Substrate. ACS Nano 2014, 8, 5079–5088. [CrossRef]
- 97. Aji, A.S.; Solís-Fernández, P.; Ji, H.G.; Fukuda, K.; Ago, H. High Mobility WS<sub>2</sub> Transistors Realized by Multilayer Graphene Electrodes and Application to High Responsivity Flexible Photodetectors. *Adv. Funct. Mater.* **2017**, *27*, 1703448. [CrossRef]
- Yin, S.; Gluschke, J.G.; Micolich, A.P.; Nathawat, J.; Barut, B.; Dixit, R.; Arabchigavkani, N.; He, K.; Randle, M.; Kwan, C.-P.; et al. Nonvolatile Memory Action Due to Hot-Carrier Charge Injection in Graphene-on-Parylene Transistors. *ACS Appl. Electron. Mater.* 2019, 1, 2260–2267. [CrossRef]
- 99. Kim, M.; Mackenzie, D.M.; Kim, W.; Isakov, K.; Lipsanen, H. All-Parylene Flexible Wafer-Scale Graphene Thin Film Transistor. *Appl. Surf. Sci.* 2021, 551, 149410. [CrossRef]
- 100. Yu, S.J.; Pak, K.; Kwak, M.J.; Joo, M.; Kim, B.J.; Oh, M.S.; Baek, J.; Park, H.; Choi, G.; Kim, D.H.; et al. Initiated Chemical Vapor Deposition: A Versatile Tool for Various Device Applications. *Adv. Eng. Mater.* 2018, 20, 1700622. [CrossRef]
- Seong, H.; Pak, K.; Joo, M.; Choi, J.; Im, S.G. Vapor-Phase Deposited Ultrathin Polymer Gate Dielectrics for High-Performance Organic Thin Film Transistors. *Adv. Electron. Mater.* 2016, 2, 1500209. [CrossRef]
- Choi, J.; Joo, M.; Seong, H.; Pak, K.; Park, H.; Park, C.W.; Im, S.G. Flexible, Low-Power Thin-Film Transistors Made of Vapor-Phase Synthesized High-k, Ultrathin Polymer Gate Dielectrics. ACS App. Mater. Interfaces 2017, 9, 20808–20817. [CrossRef] [PubMed]
- 103. Choi, J.; Seong, H.; Pak, K.; Im, S.G. Vapor-Phase Deposition of the Fluorinated Copolymer Gate Insulator for the p-Type Organic Thin-Film Transistor. J. Inf. Disp. 2016, 17, 43–49. [CrossRef]
- 104. Pak, K.; Seong, H.; Choi, J.; Hwang, W.S.; Im, S.G. Synthesis of Ultrathin, Homogeneous Copolymer Dielectrics to Control the Threshold Voltage of Organic Thin-Film Transistors. Adv. Funct. Mater. 2016, 26, 6574–6582. [CrossRef]
- 105. Choi, J.; Yoon, J.; Kim, M.J.; Pak, K.; Lee, C.; Lee, H.; Jeong, K.; Ihm, K.; Yoo, S.; Cho, B.J.; et al. Spontaneous Generation of a Molecular Thin Hydrophobic Skin Layer on a Sub-20 nm, High-k Polymer Dielectric for Extremely Stable Organic Thin-Film Transistor Operation. ACS App. Mater. Interfaces 2019, 11, 29113–29123. [CrossRef]

- 106. Kim, M.J.; Choi, Y.; Seok, J.; Lee, S.; Kim, Y.J.; Lee, J.Y.; Cho, J.H. Defect-Free Copolymer Gate Dielectrics for Gating MoS<sub>2</sub> Transistors. J. Phys. Chem. C 2018, 122, 12193–12199. [CrossRef]
- 107. Park, H.; Oh, D.S.; Hong, W.; Kang, J.; Lee, G.B.; Shin, G.H.; Choi, Y.K.; Im, S.G.; Choi, S.Y. Hybrid Gate Dielectric of MoS<sub>2</sub> Transistors for Enhanced Photo-Electronic Stability. *Adv. Mater. Interfaces* **2021**, *8*, 2100599. [CrossRef]
- Oh, J.G.; Pak, K.; Kim, C.S.; Bong, J.H.; Hwang, W.S.; Im, S.G.; Cho, B.J. A High-Performance Top-Gated Graphene Field-Effect Transistor with Excellent Flexibility Enabled by an iCVD Copolymer Gate Dielectric. *Small* 2018, 14, 1703035. [CrossRef]
- 109. Yang, S.C.; Choi, J.; Jang, B.C.; Hong, W.; Shim, G.W.; Yang, S.Y.; Im, S.G.; Choi, S.Y. Large-Scale, Low-Power Nonvolatile Memory Based on Few-Layer MoS<sub>2</sub> and Ultrathin Polymer Dielectrics. *Adv. Electron. Mater.* **2019**, *5*, 1800688. [CrossRef]
- Meena, J.S.; Sze, S.M.; Chand, U.; Tseng, T.-Y. Overview of Emerging Nonvolatile Memory Technologies. *Nanoscale Res. Lett.* 2014, 9, 526. [CrossRef]
- 111. Kim, S.S.; Yong, S.K.; Kim, W.; Kang, S.; Park, H.W.; Yoon, K.J.; Sheen, D.S.; Lee, S.; Hwang, C.S. Review of Semiconductor Flash Memory Devices for Material and Process Issues. *Adv. Mater.* 2022, 2200659. [CrossRef] [PubMed]
- 112. Bertolazzi, S.; Krasnozhon, D.; Kis, A. Nonvolatile Memory Cells Based on MoS<sub>2</sub>/Graphene Heterostructures. *ACS Nano* **2013**, *7*, 3246–3252. [CrossRef] [PubMed]
- Zhang, E.; Wang, W.; Zhang, C.; Jin, Y.; Zhu, G.; Sun, Q.; Zhang, D.W.; Zhou, P.; Xiu, F. Tunable Charge-Trap Memory Based on Few-Layer MoS<sub>2</sub>. ACS Nano 2015, 9, 612–619. [CrossRef] [PubMed]
- 114. Bertolazzi, S.; Bondavalli, P.; Roche, S.; San, T.; Choi, S.Y.; Colombo, L.; Bonaccorso, F.; Samori, P. Nonvolatile Memories Based on Graphene and Related 2D Materials. *Adv. Mater.* **2019**, *31*, 1806663. [CrossRef] [PubMed]
- 115. Pavan, P.; Bez, R.; Olivo, P.; Zanoni, E. Flash Memory Cells-an Overview. Proc. IEEE 1997, 85, 1248–1271. [CrossRef]
- Choi, J.; Lee, C.; Lee, C.; Park, H.; Lee, S.M.; Kim, C.-H.; Yoo, H.; Im, S.G. Vertically Stacked, Low-Voltage Organic Ternary Logic Circuits Including Nonvolatile Floating-Gate Memory Transistors. *Nat. Commun.* 2022, 13, 2305. [CrossRef]
- 117. Choi, J.; Lee, C.; Kang, J.; Lee, C.; Lee, S.M.; Oh, J.; Choi, S.Y.; Im, S.G. A Sub-20 nm Organic/Inorganic Hybrid Dielectric for Ultralow-Power Organic Thin-Film Transistor (OTFT) with Enhanced Operational Stability. *Small* **2022**, *18*, 2203165. [CrossRef]
- Li, J.; Sun, Z.; Yan, F. Solution Processable Low-Voltage Organic Thin Film Transistors with High-k Relaxor Ferroelectric Polymer as Gate Insulator. Adv. Mater. 2012, 24, 88–93. [CrossRef]
- Chen, X.; Han, X.; Shen, Q.D. PVDF-Based Ferroelectric Polymers in Modern Flexible Electronics. Adv. Electron. Mater. 2017, 3, 1600460. [CrossRef]
- 120. Xia, W.; Zhang, Z. PVDF-Based Dielectric Polymers and Their Applications in Electronic Materials. *IET Nanodielectr.* 2018, 1, 17–31. [CrossRef]
- 121. Kobayashi, T.; Hori, N.; Nakajima, T.; Kawae, T. Electrical Characteristics of MoS<sub>2</sub> Field-Effect Transistor with Ferroelectric Vinylidene Fluoride-Trifluoroethylene Copolymer Gate Structure. *Appl. Phys. Lett.* **2016**, *108*, 132903. [CrossRef]
- 122. Lee, Y.T.; Kwon, H.; Kim, J.S.; Kim, H.-H.; Lee, Y.J.; Lim, J.A.; Song, Y.-W.; Yi, Y.; Choi, W.-K.; Hwang, D.K.; et al. Nonvolatile Ferroelectric Memory Circuit Using Black Phosphorus Nanosheet-Based Field-Effect Transistors with P(VDF-TrFE) Polymer. ACS Nano 2015, 9, 10394–10401. [CrossRef] [PubMed]
- 123. Li, D.; Wang, X.; Chen, Y.; Zhu, S.; Gong, F.; Wu, G.; Meng, C.; Liu, L.; Wang, L.; Lin, T.; et al. The Ambipolar Evolution of a High-Performance WSe<sub>2</sub> Transistor Assisted by a Ferroelectric Polymer. *Nanotechnology* **2018**, *29*, 105202. [CrossRef] [PubMed]
- 124. Wen, J.; Yan, C.; Sun, Z. The Application of a High-*k* Polymer Dielectric in Graphene Transistors. *Adv. Electron. Mater.* **2020**, *6*, 2000031. [CrossRef]
- 125. Chen, Y.; Wang, X.; Wang, P.; Huang, H.; Wu, G.; Tian, B.; Hong, Z.; Wang, Y.; Sun, S.; Shen, H.; et al. Optoelectronic Properties of Few-Layer MoS<sub>2</sub> FET Gated by Ferroelectric Relaxor Polymer. ACS App. Mater. Interfaces 2016, 8, 32083–32088. [CrossRef] [PubMed]
- 126. Wang, X.; Wang, P.; Wang, J.; Hu, W.; Zhou, X.; Guo, N.; Huang, H.; Sun, S.; Shen, H.; Lin, T.; et al. Ultrasensitive and Broadband MoS<sub>2</sub> Photodetector Driven by Ferroelectrics. *Adv. Mater.* **2015**, *27*, 6575–6581. [CrossRef] [PubMed]
- Lee, H.S.; Min, S.W.; Park, M.K.; Lee, Y.T.; Jeon, P.J.; Kim, J.H.; Ryu, S.; Im, S. MoS<sub>2</sub> Nanosheets for Top-Gate Nonvolatile Memory Transistor Channel. Small 2012, 8, 3111–3115. [CrossRef]
- Jandhyala, S.; Mordi, G.; Mao, D.; Ha, M.-W.; Quevedo-Lopez, M.; Gnade, B.; Kim, J. Graphene-Ferroelectric Hybrid Devices for Multi-Valued Memory System. *Appl. Phys. Lett.* 2013, 103, 022903. [CrossRef]
- Lee, Y.T.; Hwang, D.K.; Im, S. High-Performance a MoS<sub>2</sub> Nanosheet-Based Nonvolatile Memory Transistor with a Ferroelectric Polymer and Graphene Source-Drain Electrode. *J. Korean Phys. Soc.* 2015, 67, 1499–1503. [CrossRef]
- Jo, J.; Shin, C. Negative Capacitance Field Effect Transistor with Hysteresis-Free Sub-60-mV/decade Switching. *IEEE Electron Device Lett.* 2016, 37, 245–248. [CrossRef]
- Tu, L.; Wang, X.; Wang, J.; Meng, X.; Chu, J. Ferroelectric Negative Capacitance Field Effect Transistor. Adv. Electron. Mater. 2018, 4, 1800231. [CrossRef]
- McGuire, F.A.; Cheng, Z.; Price, K.; Franklin, A.D. Sub-60 mV/decade Switching in 2D Negative Capacitance Field-Effect Transistors with Integrated Ferroelectric Polymer. *Appl. Phys. Lett.* 2016, 109, 093101. [CrossRef]
- 133. Wang, X.; Chen, Y.; Wu, G.; Li, D.; Tu, L.; Sun, S.; Shen, H.; Lin, T.; Xiao, Y.; Tang, M.; et al. Two-Dimensional Negative Capacitance Transistor with Polyvinylidene Fluoride-Based Ferroelectric Polymer Gating. *npj* 2D Mater. Appl. **2017**, *1*, 38. [CrossRef]
- 134. Liu, X.; Liang, R.; Gao, G.; Pan, C.; Jiang, C.; Xu, Q.; Luo, J.; Zou, X.; Yang, Z.; Liao, L.; et al. MoS<sub>2</sub> Negative-Capacitance Field-Effect Transistors with Subthreshold Swing Below the Physics Limit. *Adv. Mater.* **2018**, *30*, 1800932. [CrossRef]

- Lee, S.-K.; Kim, B.J.; Jang, H.; Yoon, S.C.; Lee, C.; Hong, B.H.; Rogers, J.A.; Cho, J.H.; Ahn, J.-H. Stretchable Graphene Transistors with Printed Dielectrics and Gate Electrodes. *Nano Lett.* 2011, 11, 4642–4646. [CrossRef]
- Kim, B.J.; Lee, S.-K.; Kang, M.S.; Ahn, J.-H.; Cho, J.H. Coplanar-Gate Transparent Graphene Transistors and Inverters on Plastic. ACS Nano 2012, 6, 8646–8651. [CrossRef]
- Pu, J.; Yomogida, Y.; Liu, K.-K.; Li, L.-J.; Iwasa, Y.; Takenobu, T. Highly Flexible MoS<sub>2</sub> Thin-Film Transistors with Ion Gel Dielectrics. *Nano Lett.* 2012, 12, 4013–4017. [CrossRef]
- 138. Pu, J.; Zhang, Y.; Wada, Y.; Tse-Wei Wang, J.; Li, L.-J.; Iwasa, Y.; Takenobu, T. Fabrication of Stretchable MoS<sub>2</sub> Thin-Film Transistors Using Elastic Ion-Gel Gate Dielectrics. *Appl. Phys. Lett.* **2013**, *103*, 023505. [CrossRef]
- Lee, S.-K.; Kabir, S.H.; Sharma, B.K.; Kim, B.J.; Cho, J.H.; Ahn, J.-H. Photo-Patternable Ion Gel-Gated Graphene Transistors and Inverters on Plastic. *Nanotechnology* 2013, 25, 014002. [CrossRef]
- 140. Pu, J.; Funahashi, K.; Chen, C.H.; Li, M.Y.; Li, L.J.; Takenobu, T. Highly Flexible and High-Performance Complementary Inverters of Large-Area Transition Metal Dichalcogenide Monolayers. *Adv. Mater.* **2016**, *28*, 4111–4119. [CrossRef]
- 141. Choi, Y.; Kim, H.; Yang, J.; Shin, S.W.; Um, S.H.; Lee, S.; Kang, M.S.; Cho, J.H. Proton-Conductor-Gated MoS<sub>2</sub> Transistors with Room Temperature Electron Mobility of >100 cm<sup>2</sup> V<sup>-1</sup> S<sup>-1</sup>. *Chem. Mater.* **2018**, *30*, 4527–4535. [CrossRef]
- 142. Jo, H.; Choi, J.-H.; Hyun, C.-M.; Seo, S.-Y.; Kim, D.Y.; Kim, C.-M.; Lee, M.-J.; Kwon, J.-D.; Moon, H.-S.; Kwon, S.-H.; et al. A Hybrid Gate Dielectrics of Ion Gel with Ultra-Thin Passivation Layer for High-Performance Transistors Based on Two-Dimensional Semiconductor Channels. *Sci. Rep.* 2017, 7, 14194. [CrossRef] [PubMed]
- 143. Xie, D.; Hu, W.; Jiang, J. Bidirectionally-Trigged 2D MoS<sub>2</sub> Synapse through Coplanar-Gate Electric-Double-Layer Polymer Coupling for Neuromorphic Complementary Spatiotemporal Learning. *Org. Electron.* **2018**, *63*, 120–128. [CrossRef]
- 144. Huang, J.-K.; Pu, J.; Hsu, C.-L.; Chiu, M.-H.; Juang, Z.-Y.; Chang, Y.-H.; Chang, W.-H.; Iwasa, Y.; Takenobu, T.; Li, L.-J. Large-Area Synthesis of Highly Crystalline WSe<sub>2</sub> Monolayers and Device Applications. *ACS Nano* **2014**, *8*, 923–930. [CrossRef] [PubMed]
- 145. Chang, Y.-H.; Zhang, W.; Zhu, Y.; Han, Y.; Pu, J.; Chang, J.-K.; Hsu, W.-T.; Huang, J.-K.; Hsu, C.-L.; Chiu, M.-H.; et al. Monolayer MoSe<sub>2</sub> Grown by Chemical Vapor Deposition for Fast Photodetection. ACS Nano 2014, 8, 8582–8590. [CrossRef] [PubMed]
- 146. Lin, M.-W.; Liu, L.; Lan, Q.; Tan, X.; Dhindsa, K.S.; Zeng, P.; Naik, V.M.; Cheng, M.M.-C.; Zhou, Z. Mobility Enhancement and Highly Efficient Gating of Monolayer MoS<sub>2</sub> Transistors with Polymer Electrolyte. J. Phys. D Appl. Phys. 2012, 45, 345102. [CrossRef]
- 147. Perera, M.M.; Lin, M.-W.; Chuang, H.-J.; Chamlagain, B.P.; Wang, C.; Tan, X.; Cheng, M.M.-C.; Tománek, D.; Zhou, Z. Improved Carrier Mobility in Few-Layer MoS<sub>2</sub> Field-Effect Transistors with Ionic-Liquid Gating. ACS Nano 2013, 7, 4449–4458. [CrossRef]
- 148. Cho, J.H.; Lee, J.; Xia, Y.; Kim, B.; He, Y.; Renn, M.J.; Lodge, T.P.; Daniel Frisbie, C. Printable Ion-Gel Gate Dielectrics for Low-Voltage Polymer Thin-Film Transistors on Plastic. *Nat. Mater.* **2008**, *7*, 900–906. [CrossRef]
- Du, H.; Lin, X.; Xu, Z.; Chu, D. Electric Double-Layer Transistors: A Review of Recent Progress. J. Mater. Sci. 2015, 50, 5641–5673. [CrossRef]
- 150. Wang, D.; Zhao, S.; Yin, R.; Li, L.; Lou, Z.; Shen, G. Recent Advanced Applications of Ion-Gel in Ionic-Gated Transistor. *npj Flex. Electron.* **2021**, *5*, 13. [CrossRef]
- Wang, H.; Wang, Z.; Yang, J.; Xu, C.; Zhang, Q.; Peng, Z. Ionic Gels and Their Applications in Stretchable Electronics. *Macromol. Rapid Commun.* 2018, 39, 1800246. [CrossRef] [PubMed]
- 152. Gao, L. Flexible Device Applications of 2D Semiconductors. Small 2017, 13, 1603994. [CrossRef] [PubMed]
- 153. Yoo, H.; Hong, S.; On, S.; Ahn, H.; Lee, H.-K.; Hong, Y.K.; Kim, S.; Kim, J.-J. Chemical Doping Effects in Multilayer MoS<sub>2</sub> and Its Application in Complementary Inverter. ACS App. Mater. Interfaces 2018, 10, 23270–23276. [CrossRef] [PubMed]

**Disclaimer/Publisher's Note:** The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.