



# Article Enhancement Mode Ga<sub>2</sub>O<sub>3</sub> Field Effect Transistor with Local Thinning Channel Layer

Lei Ge<sup>1,2</sup>, Qiu Chen<sup>1,2</sup>, Shuai Wang<sup>2</sup>, Wenxiang Mu<sup>1,3</sup>, Qian Xin<sup>2,\*</sup>, Zhitai Jia<sup>1,3,\*</sup>, Mingsheng Xu<sup>1,2,3</sup>, Xutang Tao<sup>3,\*</sup> and Aimin Song<sup>2,4</sup>

- <sup>1</sup> The Institute of Novel Semiconductors, Shandong University, Jinan 250100, China; 201812315@mail.sdu.edu.cn (L.G.); 201912213@mail.sdu.edu.cn (Q.C.); mwx@sdu.edu.cn (W.M.); xums@sdu.edu.cn (M.X.)
- <sup>2</sup> The Shandong Technology Center of Nanodevices and Integration, School of Microelectronics, Shandong University, Jinan 250100, China; 201932261@mail.sdu.edu.cn (S.W.); songam@sdu.edu.cn (A.S.)
  <sup>3</sup> The State You Laboratory of Crustel Materials, Chandong University, Jinan 250100, China
  - The State Key Laboratory of Crystal Materials, Shandong University, Jinan 250100, China
- <sup>4</sup> The School of Electrical and Electronic Engineering, The University of Manchester, Manchester M13 9PL, UK
- Correspondence: xinq@sdu.edu.cn (Q.X.); z.jia@sdu.edu.cn (Z.J.); txt@sdu.edu.cn (X.T.)

**Abstract:**  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> field–effect transistors (FETs) were fabricated with and without local thinning to change the threshold voltage. A 220 nm Ga<sub>2</sub>O<sub>3</sub> layer was mechanically exfoliated from a Cr–doped gallium oxide single crystal. Approximately 45 nm Ga<sub>2</sub>O<sub>3</sub> was etched by inductively coupled plasma to form the local thinning. The threshold voltage of the device with etched local thinning increased from -3 V to +7 V compared to the unetched device. The effect of the local thinning was analyzed by device simulation, confirming that the local thinning structure is an effective method to enable enhancement–mode Ga<sub>2</sub>O<sub>3</sub> FETs.

Keywords: Ga2O3; field-effect transistors; enhancement-mode; local thinning



Citation: Ge, L.; Chen, Q.; Wang, S.; Mu, W.; Xin, Q.; Jia, Z.; Xu, M.; Tao, X.; Song, A. Enhancement Mode Ga<sub>2</sub>O<sub>3</sub> Field Effect Transistor with Local Thinning Channel Layer. *Crystals* 2022, *12*, 897. https:// doi.org/10.3390/cryst12070897

Academic Editors: Ray-Hua Horng and Daohua Zhang

Received: 9 April 2022 Accepted: 23 May 2022 Published: 24 June 2022

**Publisher's Note:** MDPI stays neutral with regard to jurisdictional claims in published maps and institutional affiliations.



**Copyright:** © 2022 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/).

# 1. Introduction

 $\beta$ -Ga<sub>2</sub>O<sub>3</sub> has attracted significant attention attributing to its ultra-wide bandgap, high breakdown electric field (~8 MV cm<sup>-1</sup>), and excellent chemical stability [1–5]. In addition, the Baliga's figure of merit of Ga<sub>2</sub>O<sub>3</sub> is approximately 3200, which is three times higher than that of GaN and eight times higher than that of SiC [1,6]. This shows that Ga<sub>2</sub>O<sub>3</sub> has great potential as a future power electronics material. Epitaxial  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> layers have been grown by many techniques including metal-organic chemical vapor deposition, molecular beam epitaxy, and pulsed laser deposition [7,8]. Ga<sub>2</sub>O<sub>3</sub>-based field-effect transistors [9–11], metal-semiconductor field-effect transistors [6,12], and Schottky barrier diodes [13–16] have demonstrated potential as next-generation high-power electronic devices. In particular, Ga<sub>2</sub>O<sub>3</sub>-based FETs have shown high current densities [17,18], high voltage breakdown [19], low ohmic contact resistance [20], and early prospects for modulation doping [21] and integration [22].

Since  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> bulk crystal monoclinic structures have large lattice constant differences between the a, b, and c axes, they can be used to prepare single–crystalline nanolayer flakes by the mechanical exfoliation method [23]. Mechanically exfoliated  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> nanolayer flakes are strain–free and have flat surfaces with high crystallinity. Gallium oxide doped with Si [24], Sn [25] and Ge [26] can achieve n–type films. However, an n–type Ga<sub>2</sub>O<sub>3</sub> FET is a depletion–mode device with a negative threshold voltage (V<sub>th</sub>); with the lack of effective p–type doping, enhancement–mode (e–mode) operation has been limited. Enhancement–mode devices are preferred to mitigate the off–state power dissipation and for safe high–voltage operations in practical power applications [27].

Even so, there have been many reports on e-mode  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> FETs in recent years. Chabak et al. [28] fabricated Sn-doped Ga<sub>2</sub>O<sub>3</sub> wrap-gate fin-array field-effect transistors (finFETs) with a threshold voltage between 0 and +1 V. Zongyang Hu et al. [29] fabricated an enhancement—mode  $Ga_2O_3$  vertical power metal–insulator field–effect transistors with fin–shaped channels. Yuanjie Lv et al. [27] fabricated  $Ga_2O_3$  metal–oxide–semiconductor field–effect transistors with gate recess depths of 110 nm and 220 nm, respectively. Additionally, upon increasing the recess depth, the threshold voltage increased to +3 V. Kamimura et al. [30] fabricated enhancement–mode devices using N–Si co–doping technology. Zhaoqing Feng et al. [31] achieved an enhancement–mode  $Ga_2O_3$  metal–oxide semiconductor field–effect transistor by incorporating a laminated ferroelectric charge storage gate structure. Janghyuk Kim et al. [6] demonstrated the realization of an E–mode quasi–two–dimensional  $Ga_2O_3$  FET with a novel graphene gate architecture via a van der Waals heterojunction. Xunxun Wang et al. [32] fabricated SnO/Ga<sub>2</sub>O<sub>3</sub> p–n heterojunctions in the back channel, achieving enhancement–mode operation.

Herein, bottom–gate (BG) Ga<sub>2</sub>O<sub>3</sub> FETs can be easily fabricated with a local thinning channel layer based on high–quality Ga<sub>2</sub>O<sub>3</sub> layers with a thickness of 220 nm, exfoliated from Cr–doped Ga<sub>2</sub>O<sub>3</sub> single crystals [33]. Before the experiment, the effects of local thinning on the device were thoroughly analyzed based on Technical Computer–Aided Design (TCAD) simulation. The simulation results show that the local thinning can achieve larger output current compared to the overall thinning. Moreover, the threshold voltage shifted in the positive direction by about 4 V for every 50 nm increase in the locally thinned thickness. It can be known from the simulation results that the threshold voltage of the device can be adjusted by changing the thickness of Ga<sub>2</sub>O<sub>3</sub>. Therefore, by preparing a bottom gate structure transistor, we etch on the top of the gallium oxide, and change the thickness of the Ga<sub>2</sub>O<sub>3</sub> layer to achieve the purpose of enhancement mode. The transistor realized by the bottom gate device does not need the preparation process of preparing the trench gate, which greatly simplifies the preparation process. An enhancement–mode Ga<sub>2</sub>O<sub>3</sub> FET was made with local thinning depth of 45 nm, exhibiting a high threshold voltage of +7 V and a saturation current of 0.34  $\mu$ A.

### 2. Materials and Methods

In this study, unintentionally doped bulk  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> crystals were used. The carrier concentration of the crystal is approximately  $1 \times 10^{17}$  cm<sup>-3</sup>. The arrangement of atoms in the monoclinic system  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> allows a facile exfoliate into thin flakes in the (100) direction, which has a larger lattice constant than other directions [9,34]. The device process flow is shown in Figure 1. First, nano-scale thickness  $Ga_2O_3$  flakes were prepared by repeated mechanical exfoliation from the bulk  $Ga_2O_3$  crystals. Then,  $Ga_2O_3$  flakes were transferred to a p-type silicon wafer, with a 100 nm thickness thermally grown  $SiO_2$ . For the Ga<sub>2</sub>O<sub>3</sub> flakes to have better contact with the Si substrate and reduced amount of contaminants, the substrate was pretreated by oxygen plasma (ProCleanerTM, Harrick Plasma, Ithaca, NY, USA) for 3 min prior to the transfer. The source and drain electrodes were defined by Ti/Au (20 nm/80 nm) using an electron-beam evaporation technique on both ends of the  $Ga_2O_3$  flakes. The source and drain contacts improved by inductively coupled plasma etching before electrode deposition with the power, chamber pressure, gas flow, and etching time of 150 W, 20 mTorr,  $BCl_3/Ar$  (15 sccm/5 sccm) and 2 min, respectively. Finally, dry etching was performed using a  $BCl_3$ /Ar plasma with a photolithography mask used to form the recess. The power, chamber pressure, gas flow, and etching time was 350 W, 20 mTorr, BCl<sub>3</sub>/Ar (15 sccm/5 sccm) and 3.5 min, respectively [35]. After etching, a  $Ga_2O_3$  local thinning structure device was formed as shown in Figure 1f. The channel length and width are 12  $\mu$ m and 1.1  $\mu$ m, respectively.



**Figure 1.** Schematic of the exfoliated  $\beta$ -Ga<sub>2</sub>O<sub>3</sub>-flake-based enhancement-mode FET fabrication process: (a) Nano-scale thickness  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> flakes were prepared by repeated mechanical exfoliation from the bulk Ga<sub>2</sub>O<sub>3</sub> crystals, (b)  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> flakes were transferred to a p-type silicon wafer, (c) the schematic structure of the fabricated  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> flake FET, (d) the etched position of the local thinning after the FET device was subjected to a photolithography process, (e) etching to form the local thinning and (f) the schematic structure of the  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> flake FET with the local thinning.

The fabricated devices were characterized by scanning electron microscopy (SEM, FEI Nano 450, Hillsboro, OR, USA), atomic force microscopy (AFM, Benyuan CSPM5500, Guangzhou, China), and their electrical characteristics were measured using a source/measurement unit semiconductor parameter analyzer (Keysight B2902A, Santa Rosa, CA, USA) at room temperature.

#### 3. Results

TCAD provides an efficient way to understand the properties of the device. Up to now, many related works have been reported on the TCAD simulation of Ga<sub>2</sub>O<sub>3</sub> transistors [36–38]. Due to the non–convergence of the bottom gate model, we used a similar structure for the top gate to analyze the effect of the local thinning on the threshold voltage. Here, the effect of gate recess on the Ga<sub>2</sub>O<sub>3</sub> FET with a doping concentration of  $10^{17}$  cm<sup>-3</sup> was investigated by modeling prior to device fabrication. In the model, the channel layer had a 200 nm thick Ga<sub>2</sub>O<sub>3</sub> film and a gate dielectric layer of 100 nm SiO<sub>2</sub>. Figure 2 shows the simulation schematics with overall thinning of 50 nm (a) and local thinning of 50 nm (b), respectively. As shown in Figure 2c, comparing the output characteristic curves of the overall thinning and the local thinning, but the transfer curves show that the threshold voltage of the overall thinning and the local thinning hardly changes, as shown in Figure 2d. This result indicates that local thinning can effectively prevent the current reduction caused by thinning Ga<sub>2</sub>O<sub>3</sub> film.

Figure 3a,b shows the simulated structure of  $Ga_2O_3$  FET without and with local thinning, respectively. To directly compare the V<sub>th</sub> shift by increasing the locally thinned thickness, we set the thinning thickness to increase from 0 to 150 nm. Figure 3c shows the variation of the output current of  $Ga_2O_3$  FETs with different thinning thicknesses. Obviously, with the increase in the local thinning depth, the output current gradually decreases. In addition, the thickness of the local thinning increases by 50 nm, and the threshold voltage is shifted in the positive direction by about 4 V, as shown in Figure 3d.



**Figure 2.** Schematic diagram of the simulation of the overall thinning of 50 nm (**a**) and the local thinning of 50 nm (**b**), output characteristic curves (**c**) and transfer characteristic curves (**d**) of overall thinning 50 nm and local thinning 50 nm.



**Figure 3.** Schematic diagram of the simulation structure of bottom–gate  $Ga_2O_3$  FET without (a) and with (b) local thinning, output characteristic curves (c) and transfer characteristic curves (d) of different local thinning thickness.

Based on the simulation results,  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> thin-film FET devices were prepared. Figure 4a and b show the SEM images of the  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> flake fabricated into a FET structure with a Ti/Au electrode and a FET device with local thinning, respectively. Figure 4c shows the local thinning depth is 45 nm and the bulk  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> crystal peeled off into a sheet with



a thickness of approximately 220 nm, as revealed by the atomic force microscopy image, as shown in Figure 4d.

**Figure 4.** (a) SEM image of a  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> thin film made of a FET structure using a Ti/Au electrode, (b) SEM image of the local thinning of a Ga<sub>2</sub>O<sub>3</sub> FET, (c) AFM height distribution of the local thinning and the Ga<sub>2</sub>O<sub>3</sub> (d).

The output characteristics of the  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> FET with and without the local thinning structure were measured using a semiconductor characterization system at room temperature. In the measurements, the drain-source voltage ranges from 0 V to 10 V. The fabricated Ga<sub>2</sub>O<sub>3</sub> FETs exhibited good saturation and pinch-off characteristics. As shown in Figure 5a and b, a linear increase in  $I_D$  at low  $V_D$ , and saturation at high  $V_D$ , represent effective gate modulation in an n-type channel. A maximum drain current ( $I_{Dmax}$ ) of  $0.4 \,\mu\text{A}$  was obtained at the V<sub>G</sub> of +5 V in the device before etching, while the I<sub>Dmax</sub> was just 0.34  $\mu$ A at the V<sub>G</sub> of +12 V after etching, mainly because the etched oxide channel forms the local thinning. The local thinning structure also results in a low drain current. The transfer characteristics of the Ga<sub>2</sub>O<sub>3</sub> FETs before and after etching were also measured. During the measurement, the device drain bias was set to +10 V. As shown in Figure 5c, the device before etching has a threshold voltage of -3 V, and after etching, the threshold voltage reaches +7 V, as shown in Figure 5d. This change is from a depletion mode to an enhanced field – effect transistor, mainly because the formation of a 45 nm local thinning structure after etching decreases the thickness of the channel layer, resulting in an earlier depletion pinch—off of the device during operation. Overall, the result is that  $V_{th}$  shifts from negative values in D-mode to positive values in E-mode by reducing the thickness of  $Ga_2O_3$  [39]. The forward threshold voltage forms a normally on FET device. Comparing the off-state drain current before and after etching, the leakage current after etching is approximately  $6 \times 10^{-11}$ , which is larger than that of  $8 \times 10^{-12}$  before etching, showing that dry etching damages the n-type Ga<sub>2</sub>O<sub>3</sub> layer to some extent. Before the etching, the on/off current ratio of the device reaches  $1 \times 10^5$ , because of the relatively low off-state current. After the etching, the on/off current ratio reduced to  $2.2 \times 10^4$ , because of the rising leakage current.



**Figure 5.** (a) Output characteristic curve with various  $V_G$  before and after (b) etching of  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> FET, the transfer curve in log scale before (c) and after (d) etching.

## 4. Conclusions

In summary, Ga<sub>2</sub>O<sub>3</sub> FETs were fabricated with and without the local thinning based on high–quality quasi–two–dimensional single–crystalline  $\beta$ –Ga<sub>2</sub>O<sub>3</sub> flakes exfoliated from a bulk single crystal. The effect of the local thinning structure was investigated by device simulations. The simulation results show that the local thinning can achieve larger output current compared to the overall thinning. In addition, the threshold voltage shifted in the positive direction by about 4 V for every 50 nm increase in the locally thinned thickness. The fabricated Ga<sub>2</sub>O<sub>3</sub> FETs have good saturation and pinch–off characteristics. In the device with a doping concentration of 10<sup>17</sup> cm<sup>-3</sup>, the device before etching has a threshold voltage of -3 V, and after etching, the threshold voltage reaches +7 V. By optimizing the device processing, the performance of Ga<sub>2</sub>O<sub>3</sub> FET may be further improved.

**Author Contributions:** M.X. and Q.X. conceived and designed the experiments; L.G., Q.C. and S.W. performed the experimental work and analyzed the data under the supervision of A.S., X.T., Z.J. and W.M.; writing—original draft preparation, L.G. All authors have read and agreed to the published version of the manuscript.

**Funding:** This work was supported by the Major Science and Technology Innovation Project of Shandong Province (Nos. 2019JZZY010210 and 2022CXGC010103).

Institutional Review Board Statement: Not applicable.

Informed Consent Statement: Informed consent was obtained from all subjects involved in the study.

Data Availability Statement: Not applicable.

**Conflicts of Interest:** The authors declare no conflict of interest.

## References

- Mastro, M.A.; Kuramata, A.; Calkins, J.; Kim, J.; Ren, F.; Pearton, S. Perspective—opportunities and future directions for Ga<sub>2</sub>O<sub>3</sub>. ECS J. Solid State Sci. Technol. 2017, 6, P356. [CrossRef]
- Pearton, S.J.; Yang, J.; Cary, P.H.; Ren, F.; Kim, J.; Tadjer, M.J.; Mastro, M.A. A review of Ga<sub>2</sub>O<sub>3</sub> materials, processing, and devices. *Appl. Phys. Rev.* 2018, 5, 011301. [CrossRef]
- Chen, J.X.; Li, X.X.; Ma, H.P.; Huang, W.; Ji, Z.G.; Xia, C.; Lu, H.L.; Zhang, D.W. Investigation of the Mechanism for Ohmic Contact Formation in Ti/Al/Ni/Au Contacts to beta–Ga<sub>2</sub>O<sub>3</sub> Nanobelt Field–Effect Transistors. ACS Appl. Mater. Interfaces 2019, 11, 32127–32134. [CrossRef]
- Lv, Y.; Zhou, X.; Long, S.; Song, X.; Wang, Y.; Liang, S.; He, Z.; Han, T.; Tan, X.; Feng, Z.; et al. Source–Field–Plated β–Ga<sub>2</sub>O<sub>3</sub> MOSFET with Record Power Figure of Merit of 50.4 MW/cm<sup>2</sup>. *IEEE Electron Device Lett.* 2018, 40, 83–86. [CrossRef]
- Chen, J.X.; Li, X.X.; Huang, W.; Ji, Z.G.; Wu, S.Z.; Xiao, Z.Q.; Ou, X.; Zhang, D.W.; Lu, H.L. High–energy X–ray radiation effects on the exfoliated quasi–two–dimensional beta–Ga<sub>2</sub>O<sub>3</sub> nanoflake field–effect transistors. *Nanotechnology* 2020, *31*, 345206. [CrossRef]
- Kim, J.; Kim, J. Monolithically Integrated Enhancement–Mode and Depletion–Mode beta–Ga<sub>2</sub>O<sub>3</sub> MESFETs with Graphene–Gate Architectures and Their Logic Applications. ACS Appl. Mater. Interfaces 2020, 12, 7310–7316. [Cross-Ref]
- 7. Kuramata, A.; Koshi, K.; Watanabe, S.; Yamaoka, Y.; Masui, T.; Yamakoshi, S. High–quality β–Ga<sub>2</sub>O<sub>3</sub> single crystals grown by edge–defined film–fed growth. *Jpn. J. Appl. Phys.* **2016**, *55*, 1202A2. [CrossRef]
- 8. Rafique, S.; Han, L.; Tadjer, M.J.; Freitas, J.A.; Mahadik, N.A.; Zhao, H. Homoepitaxial growth of β–Ga<sub>2</sub>O<sub>3</sub> thin films by low pressure chemical vapor deposition. *Appl. Phys. Lett.* **2016**, *108*, 182105. [CrossRef]
- 9. Kim, J.; Oh, S.; Mastro, M.A.; Kim, J. Exfoliated beta–Ga<sub>2</sub>O<sub>3</sub> nano–belt field–effect transistors for air–stable high power and high temperature electronics. *Phys. Chem. Chem. Phys.* **2016**, *18*, 15760–15764. [CrossRef]
- 10. Lv, Y.; Liu, H.; Wang, Y.; Fu, X.; Ma, C.; Song, X.; Zhou, X.; Zhang, Y.; Dong, P.; Du, H.; et al. Oxygen annealing impact on β–Ga<sub>2</sub>O<sub>3</sub> MOSFETs: Improved pinch–off characteristic and output power density. *Appl. Phys. Lett.* **2020**, *117*, 133503. [CrossRef]
- Feng, Z.; Tian, X.; Li, Z.; Hu, Z.; Zhang, Y.; Kang, X.; Ning, J.; Zhang, Y.; Zhang, C.; Feng, Q.; et al. Normally–Off–β–Ga<sub>2</sub>O<sub>3</sub> Power MOSFET With Ferroelectric Charge Storage Gate Stack Structure. *IEEE Electron Device Lett.* 2020, 41, 333–336. [CrossRef]
- 12. Higashiwaki, M.; Sasaki, K.; Kuramata, A.; Masui, T.; Yamakoshi, S. Gallium oxide (Ga2O3) metal–semiconductor field–effect transistors on single–crystal β–Ga<sub>2</sub>O<sub>3</sub> (010) substrates. *Appl. Phys. Lett.* **2012**, *100*, 013504. [CrossRef]
- Lu, X.; Zhang, X.; Jiang, H.; Zou, X.; Lau, K.M.; Wang, G. Vertical β–Ga<sub>2</sub>O<sub>3</sub> Schottky Barrier Diodes with Enhanced Breakdown Voltage and High Switching Performance. *Phys. Status Solidi* (A) **2019**, 217, 1900497. [CrossRef]
- Sdoeung, S.; Sasaki, K.; Kawasaki, K.; Hirabayashi, J.; Kuramata, A.; Oishi, T.; Kasu, M. Origin of reverse leakage current path in edge-defined film-fed growth (001) β-Ga<sub>2</sub>O<sub>3</sub> Schottky barrier diodes observed by high-sensitive emission microscopy. *Appl. Phys. Lett.* **2020**, *117*, 022106. [CrossRef]
- 15. Du, L.; Xin, Q.; Xu, M.; Liu, Y.; Liang, G.; Mu, W.; Jia, Z.; Wang, X.; Xin, G.; Tao, X.–T.; et al. Achieving high performance Ga<sub>2</sub>O<sub>3</sub> diodes by adjusting chemical composition of tin oxide Schottky electrode. *Semicond. Sci. Technol.* **2019**, *34*, 075001. [CrossRef]
- 16. Du, L.; Xin, Q.; Xu, M.; Liu, Y.; Mu, W.; Yan, S.; Wang, X.; Xin, G.; Jia, Z.; Tao, X.–T.; et al. High–Performance Ga<sub>2</sub>O<sub>3</sub> Diode Based on Tin Oxide Schottky Contact. *IEEE Electron Device Lett.* **2019**, *40*, 451–454. [CrossRef]
- Moser, N.A.; McCandless, J.P.; Crespo, A.; Leedy, K.D.; Green, A.J.; Heller, E.R.; Chabak, K.D.; Peixoto, N.; Jessen, G.H. High pulsed current density β–Ga<sub>2</sub>O<sub>3</sub> MOSFETs verified by an analytical model corrected for interface charge. *Appl. Phys. Lett.* 2017, 110, 143505. [CrossRef]
- Zhou, H.; Maize, K.; Qiu, G.; Shakouri, A.; Ye, P.D. β–Ga<sub>2</sub>O<sub>3</sub> on insulator field–effect transistors with drain currents exceeding 1.5 A/mm and their self–heating effect. *Appl. Phys. Lett.* 2017, 111, 092102. [CrossRef]
- 19. Wong, M.H.; Sasaki, K.; Kuramata, A.; Yamakoshi, S.; Higashiwaki, M. Field–Plated Ga<sub>2</sub>O<sub>3</sub> MOSFETs With a Breakdown Voltage of Over 750 V. *IEEE Electron Device Lett.* **2016**, *37*, 212–215. [CrossRef]
- 20. Green, A.J.; Chabak, K.D.; Baldini, M.; Moser, N.; Gilbert, R.; Fitch, R.C.; Wagner, G.; Galazka, Z.; McCandless, J.; Crespo, A.; et al. β–Ga<sub>2</sub>O<sub>3</sub> MOSFETs for Radio Frequency Operation. *IEEE Electron Device Lett.* **2017**, *38*, 790–793. [CrossRef]
- Ahmadi, E.; Koksaldi, O.S.; Zheng, X.; Mates, T.; Oshima, Y.; Mishra, U.K.; Speck, J.S. Demonstration of β-(Al<sub>x</sub>Ga<sub>1-x</sub>)<sub>2</sub>O<sub>3</sub>/β-Ga<sub>2</sub>O<sub>3</sub> modulation doped field-effect transistors with Ge as dopant grown via plasma-assisted molecular beam epitaxy. *Appl. Phys. Express* 2017, *10*, 071101. [CrossRef]
- Ahn, S.; Ren, F.; Kim, J.; Oh, S.; Kim, J.; Mastro, M.A.; Pearton, S.J. Effect of front and back gates on β-Ga<sub>2</sub>O<sub>3</sub> nano-belt field effect transistors. *Appl. Phys. Lett.* 2016, 109, 062102. [CrossRef]
- Mohamed, M.; Janowitz, C.; Unger, I.; Manzke, R.; Galazka, Z.; Uecker, R.; Fornari, R.; Weber, J.R.; Varley, J.B.; Van de Walle, C.G. The electronic structure of β–Ga<sub>2</sub>O<sub>3</sub>. *Appl. Phys. Lett.* **2010**, *97*, 211903. [CrossRef]
- Leedy, K.D.; Chabak, K.D.; Vasilyev, V.; Look, D.C.; Boeckl, J.J.; Brown, J.L.; Tetlak, S.E.; Green, A.J.; Moser, N.A.; Crespo, A.; et al. Highly conductive homoepitaxial Si-doped Ga<sub>2</sub>O<sub>3</sub> films on (010) β-Ga<sub>2</sub>O<sub>3</sub> by pulsed laser deposition. *Appl. Phys. Lett.* 2017, 111, 012103. [CrossRef]
- 25. Baldini, M.; Albrecht, M.; Fiedler, A.; Irmscher, K.; Klimm, D.; Schewski, R.; Wagner, G. Semiconducting Sn–doped β–Ga<sub>2</sub>O<sub>3</sub> homoepitaxial layers grown by metal organic vapour–phase epitaxy. *J. Mater. Sci.* **2015**, *51*, 3650–3656. [CrossRef]

- 26. Ahmadi, E.; Koksaldi, O.S.; Kaun, S.W.; Oshima, Y.; Short, D.B.; Mishra, U.K.; Speck, J.S. Ge doping of β–Ga<sub>2</sub>O<sub>3</sub> films grown by plasma–assisted molecular beam epitaxy. *Appl. Phys. Express* **2017**, *10*, 041102. [CrossRef]
- Lv, Y.; Mo, J.; Song, X.; He, Z.; Wang, Y.; Tan, X.; Zhou, X.; Gu, G.; Guo, H.; Feng, Z. Influence of gate recess on the electronic characteristics of β–Ga<sub>2</sub>O<sub>3</sub> MOSFETs. *Superlattices Microstruct.* 2018, 117, 132–136. [CrossRef]
- Chabak, K.D.; Moser, N.; Green, A.J.; Walker, D.E.; Tetlak, S.E.; Heller, E.; Crespo, A.; Fitch, R.; McCandless, J.P.; Leedy, K.; et al. Enhancement–mode Ga<sub>2</sub>O<sub>3</sub> wrap–gate fin field–effect transistors on native (100) β–Ga<sub>2</sub>O<sub>3</sub> substrate with high breakdown voltage. *Appl. Phys. Lett.* 2016, 109, 213501. [CrossRef]
- Hu, Z.; Nomoto, K.; Li, W.; Zhang, Z.; Tanen, N.; Thieu, Q.T.; Sasaki, K.; Kuramata, A.; Nakamura, T.; Jena, D.; et al. Breakdown mechanism in 1 kA/cm2 and 960 V E-mode β-Ga2O3 vertical transistors. *Appl. Phys. Lett.* 2018, 113, 122103. [CrossRef]
- 30. Kamimura, T.; Nakata, Y.; Wong, M.H.; Higashiwaki, M. Normally–Off Ga<sub>2</sub>O<sub>3</sub> MOSFETs With Unintentionally Nitrogen–Doped Channel Layer Grown by Plasma–Assisted Molecular Beam Epitaxy. *IEEE Electron Device Lett.* **2019**, *40*, 1064–1067. [CrossRef]
- Feng, Z.; Cai, Y.; Li, Z.; Hu, Z.; Zhang, Y.; Lu, X.; Kang, X.; Ning, J.; Zhang, C.; Feng, Q.; et al. Design and fabrication of field-plated normally off β-Ga<sub>2</sub>O<sub>3</sub> MOSFET with laminated-ferroelectric charge storage gate for high power application. *Appl. Phys. Lett.* **2020**, *116*, 243503. [CrossRef]
- 32. Wang, X.; Yan, S.; Mu, W.; Jia, Z.; Zhang, J.; Xin, Q.; Tao, X.; Song, A. Enhancement–Mode Ga<sub>2</sub>O<sub>3</sub> FET With High Mobility Using p–Type SnO Heterojunction. *IEEE Electron Device Lett.* **2022**, *43*, 44–47. [CrossRef]
- 33. Mu, W.; Yin, Y.; Jia, Z.; Wang, L.; Sun, J.; Wang, M.; Tang, C.; Hu, Q.; Gao, Z.; Zhang, J.; et al. An extended application of β–Ga<sub>2</sub>O<sub>3</sub> single crystals to the laser field: Cr4+: β–Ga<sub>2</sub>O<sub>3</sub> utilized as a new promising saturable absorber. *RSC Adv.* 2017, 7, 21815–21819. [CrossRef]
- Luo, H.; Jiang, H.; Chen, Z.; Pei, Y.; Feng, Q.; Zhou, H.; Lu, X.; Lau, K.M.; Wang, G. Leakage Current Reduction in β–Ga<sub>2</sub>O<sub>3</sub> Schottky Barrier Diodes by CF4 Plasma Treatment. *IEEE Electron Device Lett.* 2020, *41*, 1312–1315. [CrossRef]
- Liu, Y.; Du, L.; Liang, G.; Mu, W.; Jia, Z.; Xu, M.; Xin, Q.; Tao, X.; Song, A. Ga<sub>2</sub>O<sub>3</sub> Field–Effect–Transistor–Based Solar–Blind Photodetector With Fast Response and High Photo–to–Dark Current Ratio. *IEEE Electron Device Lett.* 2018, 39, 1696–1699. [CrossRef]
- Kotecha, R.; Metzger, W.; Mather, B.; Narumanchi, S.; Zakutayev, A. Modeling and analysis of gallium oxide vertical transistors. ECS J. Solid State Sci. Technol. 2019, 8, Q3202. [CrossRef]
- 37. Park, J.; Hong, S. –M. Simulation study of enhancement mode multi–gate vertical gallium oxide MOSFETs. ECS J. Solid State Sci. *Technol.* **2019**, *8*, Q3116. [CrossRef]
- 38. Wong, H.Y.; Tenkeu, A.C.F. Advanced TCAD simulation and calibration of gallium oxide vertical transistor. *ECS J. Solid State Sci. Technol.* **2020**, *9*, 035003. [CrossRef]
- Zhou, H.; Si, M.; Alghamdi, S.; Qiu, G.; Yang, L.; Peide, D.Y. High–Performance Depletion/Enhancement–ode β–Ga<sub>2</sub>O<sub>3</sub> on Insulator (GOOI) Field–Effect Transistors With Record Drain Currents of 600/450 mA/mm. *IEEE Electron Device Lett.* 2016, 38, 103–106. [CrossRef]