



# Article A SiC Planar MOSFET with an Embedded MOS-Channel Diode to Improve Reverse Conduction and Switching

Ping Li<sup>1,2</sup>, Jingwei Guo<sup>1</sup>, Shengdong Hu<sup>1</sup> and Zhi Lin<sup>1,\*</sup>

- <sup>1</sup> Chongqing Engineering Laboratory of High Performance Integrated Circuits, School of Microelectronics and Communication Engineering, Chongqing University, Chongqing 400044, China; li\_ping\_finn@163.com (P.L.); cqu\_gjw@163.com (J.G.); husd@cqu.edu.cn (S.H.)
- <sup>2</sup> China Resources Microelectronics (Chongqing) Ltd., Chongqing 401331, China
- \* Correspondence: linzhi@cqu.edu.cn

**Abstract:** A novel split-gate SiC MOSFET with an embedded MOS-channel diode for enhanced third-quadrant and switching performances is proposed and studied using TCAD simulations in this paper. During the freewheeling period, the MOS-channel diode with a low potential barrier constrains the reverse current flow through it. Therefore, the suggested device not only has a low diode cut-in voltage but also entirely suppresses the intrinsic body diode, which will cause bipolar deterioration. In order to clarify the barrier-lowering effect of the MOS-channel diode cut-in voltage of the proposed. The calibrated simulation results demonstrate that the diode cut-in voltage of the proposed device is decreased from the conventional voltage of 2.7 V to 1.2 V. In addition, due to the split-gate structure, the gate-to-drain charge ( $Q_{GD}$ ) of the proposed device is 20 nC/cm<sup>2</sup>, and the reverse-transfer capacitance ( $C_{GD}$ ) is 14 pF/cm<sup>2</sup>, which are lower than the  $Q_{GD}$  of 230 nC/cm<sup>2</sup> and the  $C_{GD}$  of 105 pF/cm<sup>2</sup> for the conventional one. Therefore, a better high-frequency figure-of-merit and lower switching loss are obtained.

Keywords: SiC MOSFET; MOS-channel diode; split-gate; bipolar degradation; reverse conduction



**Citation:** Li, P.; Guo, J.; Hu, S.; Lin, Z. A SiC Planar MOSFET with an Embedded MOS-Channel Diode to Improve Reverse Conduction and Switching. *Micromachines* **2023**, *14*, 1282. https://doi.org/10.3390/ mi14071282

Academic Editor: Maurizio Casalino

Received: 29 May 2023 Revised: 17 June 2023 Accepted: 20 June 2023 Published: 22 June 2023



**Copyright:** © 2023 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/).

# 1. Introduction

Because of their faster switching speed, higher temperature operation, and lower switching loss, silicon carbide metal–oxide–semiconductor field-effect transistors (SiC MOSFETs) are very promising candidates to replace silicon insulated gate bipolar transistors (IGBTs) in medium and high voltage ranges [1,2]. In most power switching applications, an anti-paralleled freewheeling diode is required to conduct the reverse current [3]. Alternatively, there is a cost-saving and area-effective method for the application of the MOSFET by using the internal body PiN diode to conduct the reverse current [4,5]. However, the wide bandgap of materials means the body PiN diode of the SiC MOSFET has a high turn-on voltage, which increases the reverse conduction losses [6,7]. Worse still, the operation of the body PiN diode of the SiC MOSFETs would cause serious reliability problems due to the basal plane dislocations (BPDs) [8,9].

Due to these two factors, the SiC MOSFET body diode is inappropriate for use as a freewheeling diode. Existing strategies for enhancing the subpar characteristics of the SiC MOSFET body diode can be categorized into two kinds: The first strategy concentrates on establishing a low turn-on voltage conduction path external to the MOSFET circuitry. This is accomplished through the use of an external anti-paralleled Schottky barrier diode (SBD) or synchronous rectification [10,11]. However, the incorporation of an external SBD increases parasitic inductance, capacitance, and overall chip area [12]. Synchronous rectification, on the other hand, necessitates the presence of two gate electrodes, which raises the cost of the system. In addition, the body diode continues to conduct during the dead time, making it difficult to achieve a balance between system security and switching losses [13]. The second strategy entails enhancing the device's internal structure to suppress

the body diode's conduction inherently, which offers significant advantages. On the one hand, integrating a diode into a SiC MOSFET makes it possible to share the same drift region and terminal region, resulting in a significant reduction in total chip area. In addition, integrating the diode within the SiC MOSFET decreases the number of components required for the module and their interconnections, thereby reducing parasitic capacitance and inductance [14]. Ultimately, this results in increased power density and decreased switching losses. Therefore, integrated devices represent the future orientation for the development of SiC MOSFETs [15].

Various integrated devices are suggested and demonstrated to improve the characteristics of the body diode in SiC MOSFETs through simulations or fabrications. Among them, integrating a Schottky diode (SBD or junction barrier Schottky diode) is widely adopted [16–19]. However, the high-temperature leakage current of the Schottky diode is much larger than that of the PiN diode. Also, the Schottky diode could affect the reliability in some extreme operating conditions, even though the Schottky contact is well-protected from a high electric field [20]. It has been demonstrated that diode-integrated MOSFETs use the same MOS-channel to conduct forward and reverse currents [21,22]. However, a thin and heavily doped N-type epitaxial layer is required, which may cause process problems and reliability issues [16]. The SiC MOSFET with a built-in MOS-channel diode has been reported, but the relatively thin gate oxide may induce the oxide reliability issue [5,23]. A SiC MOSFET with an embedded low barrier diode has also been proposed, which requires an additional N-base region with a complicated process [24,25].

It has been experimentally demonstrated that adopting the accumulation channel and shortening the channel length are capable of reducing the third-quadrant diode voltage drop due to a low channel potential barrier [26,27]. However, the parasitic body diode is still turned on at around 2.7 V during the reverse conduction state and the blocking characteristics are devastating due to the greater leakage current that would be produced [28]. In this paper, a split-gate (SG) SiC MOSFET with an embedded MOS-channel diode is proposed to suppress the bipolar conduction of the body PiN diode and to improve the switching performance. The realization of the small potential barrier for electrons for the MOS-channel diode is achieved by shortening the channel length and utilizing a source-connected dummy gate (DG). The inversion-channel and thick gate oxide thickness are preserved; the device reliability therefore has no degradation in the proposed MOSFET. The device mechanisms and electric characteristics are investigated using TCAD Sentaurus [29] and a simplified analytical model. This paper also discusses the good reliability of the proposed device against short-circuit stress.

#### 2. Device Structure and Mechanism

The schematic cross-section of the proposed SiC MOSFET (Prop. MOS) is shown in Figure 1b. Compared with the conventional SiC MOSFET (Conv. MOS), which is shown in Figure 1a, the proposed one features an embedded MOS-channel diode with an asymmetric cell structure. The MOS-channel diode is composed of an N<sup>+</sup> source region, a split dummy gate (short connected to the source electrode), a P-base, and a JFET region. The channel length of the MOS-channel diode can be adjusted by only varying the length of the N<sup>+</sup> source region. Obviously, the MOS-channel diode can be produced without the need for an extra mask or complicated fabrication. Additionally, the split-gate technology, which could improve the high-frequency figures-of-merit (HF-FOMs) without much reliance on special processes, has been demonstrated by many experimental validations [30–32]. Therefore, the proposed SiC MOSFET would not increase the difficulty of fabrication.

Both of the two devices under study are 1.2 kV-capable, and the thickness and doping concentration of the drift region are 10  $\mu$ m and 8  $\times$  10<sup>15</sup> cm<sup>-3</sup>, respectively. To prevent punch-through during reverse bias, a heavily doped P<sup>+</sup> shielding region beneath the P-base was used [26]. The doping concentration of the JFET region was selected at a relatively high value of 1  $\times$  10<sup>16</sup> cm<sup>-3</sup>, which could reduce the JFET on-resistance. The active channel length was 0.5  $\mu$ m, and the  $L_{Chd}$  was optimized for the proposed SiC MOSFET.

The extension of the split gate over the P-base region, which is denoted as X in Figure 1b, is a very influential dimension in the electric field at the gate corner ( $E_{ox}$ ) and gate oxide capacitance ( $C_{ox}$ ). Accordingly, the value of the X was chosen at 0.3 µm, which is an optimized value for an excellent tradeoff between the  $E_{ox}$  and  $C_{ox}$  [33]. It is noteworthy that the oxide thickness of the MOS-channel diode is the same as the gate oxide, and both of them are 50 nm. The other key device dimensions and doping values are listed in Table 1.



**Figure 1.** Schematic cross-section views of (**a**) conventional SiC MOSFET and (**b**) the proposed SiC MOSFET.

| Table 1. Device p | parameters used | in | simulations |
|-------------------|-----------------|----|-------------|
|-------------------|-----------------|----|-------------|

| Device Parameters                             | Unit               | Conv. MOS         | Prop. MOS         |
|-----------------------------------------------|--------------------|-------------------|-------------------|
| Gate poly-Si width                            | μm                 | 1.9               | 0.9               |
| Source poly-Si width                          | μm                 | -                 | 0.5               |
| Gate/Source gap width ( $L_{GS}$ )            | μm                 | -                 | 0.4               |
| P-base depth                                  | μm                 | 0.2               | 0.2               |
| P-base doping concentration                   | $\mathrm{cm}^{-3}$ | $1.1	imes10^{17}$ | $1.1	imes10^{17}$ |
| JFET region width (W <sub>IFET</sub> )        | μm                 | 1.0               | 1.0               |
| JFET region thickness                         | μm                 | 1.0               | 1.0               |
| P <sup>+</sup> shielding region depth         | μm                 | 0.5               | 0.5               |
| P <sup>+</sup> shielding doping concentration | $\mathrm{cm}^{-3}$ | $5.0	imes10^{18}$ | $5.0	imes10^{18}$ |
| Cell pitch                                    | μm                 | 3.6               | 3.6               |

The positive dummy gate bias ( $V_{SD}$ ) and the channel length of the MOS-channel diode ( $L_{Chd}$ ) are two characteristics that are essential for lowering the potential barrier. The dependence of the MOS-channel diode conduction band distribution and the SiC/oxide interface on  $L_{Chd}$  and  $V_{SD}$  are shown in Figure 2a,b, respectively. When  $L_{Chd}$  is reduced from 0.5 µm to 0.2 µm, the electron potential barrier can be reduced by 1.5 eV at zero bias, and when  $V_{SD}$  is increased, the electron potential barrier could also be decreased significantly. Therefore, in the proposed SG SiC MOSFET, the intrinsic body PiN diode could be completely suppressed by a low cut-in voltage MOS-channel diode. To analyze

and describe the barrier-lowering effect induced by  $L_{\text{Chd}}$  and  $V_{\text{SD}}$  of the MOS-channel diode, a compact analytical model is proposed as follows:

$$V_{\text{PB,MCD}} = \frac{kT}{q} \ln \frac{N_{\text{D}}N_{\text{A}}}{n_{\text{i}}^2} + \frac{qN_{\text{A}}}{2_{\varepsilon\text{OX}}} t_{\text{eff}} t_{\text{OX}} - \phi_{\text{Si}\_\text{SiC}} - Q_{\text{OX}} \frac{t_{\text{OX}}}{\varepsilon_{\text{OX}}} - \frac{V_{\text{SD}}}{2}$$
(1)

where  $V_{\text{PB,MCD}}$  denotes the potential barrier of the MOS-channel diode, *k* is Boltzmann's constant, *T* denotes the temperature, *q* is the unit charge,  $N_D$  and  $N_A$  are the doping concentration sof the JFET and P-base region, respectively,  $n_i$  is the intrinsic doping concentration of SiC,  $\varepsilon_{\text{OX}}$  is the dielectric constant of the oxide,  $t_{\text{OX}}$  is the thickness of the oxide,  $\phi_{\text{Si_SiC}}$  is the work function difference between the dummy source polysilicon and the P-base region, and  $Q_{\text{OX}}$  is the fixed charge at the interface of oxide and SiC. The first term on the right-hand side of Equation (1) represents the energy required for electrons to cross the JFET region. The second term indicates how much energy band bending the electric field in the P-base region has caused. The last two terms, respectively, represent the influence of fixed positive charges at the SiC/oxide interface and the effect of the source-to-drain voltage on the barrier height. It should be noted that  $t_{\text{eff}}$ , which denotes the effective depleted thickness of the P-base region, can be expressed as:

$$t_{\rm eff} = aL_{\rm Chd}^2 + bL_{\rm Chd} + c \tag{2}$$



**Figure 2.** Dependence of the conduction band distribution along the SiC/oxide interface on (**a**) the length of the channel and (**b**) the positive dummy gate bias.

Here, the fitting parameters of *a*, *b*, and *c* are -1.3038, 1.1997, and -0.1411, respectively. Figure 3a shows the influence of  $N_A$  and  $L_{Chd}$  on  $V_{PB,MCD}$ . Figure 3b shows the influence of  $V_{SD}$  and  $L_{Chd}$  on  $V_{PB,MCD}$ . Both of them are acquired through the proposed model and the simulations are shown. The simulation findings and the analytical model correspond well, and the levels of potential barrier reduction for  $V_{SD}$  and  $L_{Chd}$  are accurately reproduced. Obviously, as shown in Figure 3a,  $V_{PB,MCD}$  is reduced significantly by a quadratic function of the shortened  $L_{Chd}$ , which can be explained by (2). Figure 3b shows that  $V_{PB,MCD}$  is reduced linearly with  $V_{SD}$  due to the enhanced MOS depletion of the surface channel [6]. However, when  $V_{SD}$  is larger than 1.0 V and  $L_{Chd}$  is equal to 0.1  $\mu$ m,  $V_{PB,MCD}$  will not decrease significantly with  $V_{SD}$  because the surface region of the P-base has been completely depleted. In this case, the further reduction of  $V_{PB,MCD}$  that is calculated by the model is neglected. It should be noted that the proposed model is not a perfect correspondence, but it is adequate for the analysis and clarification of the mechanism of  $V_{PB,MCD}$  reduction for the proposed SiC MOSFET.



**Figure 3.** Influence of (**a**)  $N_A$  and  $L_{Chd}$  and (**b**)  $V_{SD}$  and  $L_{Chd}$  on the potential barrier of the MOSchannel diode.

### 3. Results and Discussion

The static and dynamic characteristics of the studied SiC MOSFETs were researched using the Sentaurus TCAD tools. In the numerical simulations, a number of crucial models that take SiC materials' uniqueness into account were used. The Shockley-Read-Hall recombination takes the temperature and doping concentration into account. The Auger recombination, Okuto-Crowell impact ionization, incomplete dopant ionization, band narrowing, barrier lowering, and anisotropic material properties were considered. Additionally, mobility models related to doping dependence, high field saturation, and degradation at the interface were also taken into consideration. The simulation models and parameters were then calibrated to the measured I-V curves in the first and third quadrants of the commercially available Wolfspeed device (C2M0280120D [34]; see Figure 4a,b), respectively. The Conv. MOS simulation results and the measured results from the aforementioned commercial device were used to calibrate the model and its parameters. The major calibration approach for the output properties in the first quadrant entails modifying the mobility's value and mobility model coefficients. Additionally, the thermal resistance value is changed to account for the self-heating effect brought on by an increase in the device's output current. The impact ionization model's coefficients were modified to fit the breakdown voltage as the primary calibration method for the breakdown characteristics. Additionally, changes were made to the carrier generation rate to meet the low leakage current. Deep-level acceptor and donor traps were placed in the P-type material region for the purpose of replicating the reverse conduction characteristics, and their energy levels were modified in accordance with pertinent literature [26].

Figure 4 also compares the *I-V* characteristics of the two SiC MOSFETs studied. When the devices work in the first quadrant, two MOSFETs have the same breakdown voltage (BV = 1615 V,  $V_{GS} = 0$  V), as revealed in Figure 4a. The simulation results demonstrate that the P<sup>+</sup> shielding layer provides a shielding effect against the high electric field in the channel region when the device is in the blocking state. This shielding effect helps to prevent the premature punch-through breakdown of the MOS channel diode due to its extremely low potential barrier. Based on the first-quadrant output characteristics of the *I-V* curve, the on-state resistance of the proposed device is higher than that of the Conv. MOS. This is because the MOS channel diode is inactive in the first-quadrant output condition, resulting in a decrease in channel density. As a consequence, the former's  $R_{on}$  is 665 m $\Omega$ , while the latter's is 510 m $\Omega$  at  $V_{GS} = 15$  V and  $I_{DS} = 6$  A, and the correspondingly specific on-resistance values are 13.3 m $\Omega \cdot cm^2$  and 10.2 m $\Omega \cdot cm^2$ , respectively. Nonetheless, when compared to the Conv. MOS, the Prop. MOS's HF-FOM greatly decreases due to the splitgate structure's large reduction of  $Q_{GD}$  ( $C_{GD}$ ). In addition, even though the construction of an embedded MOS channel diode reduces the conductive channel density, it also lowers the device's saturation output current. And, this contributes to enhancing the device's short-circuit current-withstanding capability, as further analyzed in subsequent sections.



Figure 4. Measured and simulated characteristics of (a) output and breakdown and (b) reverse conduction.

When two studied MOSFETs are compared in the reverse conduction mode, as shown in the third quadrant of Figure 4b, the body diode in the conventional MOSFET turns on at 2.7 V. While, in the proposed one, the MOS-channel diode starts to turn on at 1.2 V. A lower turn-on voltage lessens the possibility of bipolar degradation in SiC MOSFETs by suppressing the turn-on of the body diode as well as reducing conduction losses.

The source-to-drain current density distributions at a rated current of 11 A (550 A/cm<sup>2</sup>) of both studied devices are compared in Figure 5. Unlike the Conv. MOS, the body diode is inactivated, and the reverse current is conducted through the MOS-channel diode in the proposed MOSFET. Figure 6 shows the hole current density distributions of the two studied MOSFETs. The Prop. MOS can prohibit the hole injection from the P<sup>+</sup> shielding region into the n-type layer. To further demonstrate this, the hole density along with line C are revealed in Figure 7. The hole density in the drift region of the proposed MOSFET is in the order of around 10<sup>8</sup>, while the conventional one is 10<sup>16</sup>. The extremely low minority carrier concentration in the drift region of the proposed device demonstrates the inactivation of hole–electron recombination, which will trigger bipolar degradation.

![](_page_5_Figure_6.jpeg)

**Figure 5.** Total reverse current density distribution at  $I_{SD} = 11 \text{ A} (550 \text{ A/cm}^2)$  of the (**a**) conventional MOSFET and (**b**) the proposed MOSFET.

![](_page_6_Figure_1.jpeg)

**Figure 6.** Hole current density distribution at  $I_{SD} = 11 \text{ A} (550 \text{ A/cm}^2)$  of the (**a**) conventional MOSFET and (**b**) the proposed MOSFET.

![](_page_6_Figure_3.jpeg)

Figure 7. Distribution of the hole density along line C in Figure 6 of the two studied MOSFETs.

The influence of  $L_{Chd}$  and the doping concentration of P-base ( $N_A$ ) on the cut-in voltage ( $V_{on}$ ) and the BV of the proposed MOSFET are shown in Figure 8. As in formula (2), the smaller  $N_A$  and shorter  $L_{Chd}$  will both reduce the  $V_{on}$  because of the lower electron potential barrier of the MOS-channel diode. As a result, when  $L_{Chd}$  is shortened from 0.5 µm to 0.2 µm,  $V_{on}$  is decreased from 2.0 V to 1.2 V. However,  $L_{Chd}$  should not be too small, because below 0.2 µm, the blocking capability of the device will degenerate.  $V_{on}$  increases gradually with  $L_{Chd}$  and  $N_A$ . Even if  $L_{Chd}$  is increased to the Conv. MOS channel length,  $V_{on}$  is still decreased by 0.7 V, from 2.7 V to 2.0 V. This is due to the dummy gate's ability to reduce the potential barrier. Furthermore, when  $L_{Chd}$  is greater than 0.2 µm,  $L_{Chd}$  and  $N_A$  will have no influence on BV.

Figure 9 shows the breakdown curves at room temperature and elevated temperature (up to 175 °C) of the conventional and proposed MOSFETs. It can be seen that the Prop. MOS has almost the same BV as the Conv. MOS because the high electric field is protected by the P<sup>+</sup> shielding region and the MOS-channel diode has nearly no influence on the BV. In addition, they exhibit the same leakage current at room temperature. When  $L_{Chd}$  is 0.2 µm, however, the high-temperature leakage current begins to rise linearly as the reverse-biased voltage increases. This is because the electron potential barrier of the MOS-channel diode is extremely low. Therefore, it is necessary to give up some of  $V_{on}$ 's benefits and choose structural parameters with an  $L_{Chd}$  bigger than 0.2 µm when the proposed MOSFETs must be used in a continuous high-temperature application. At room temperature, the electric field distribution of the proposed MOSFET at the breakdown voltage is shown in Figure 10. The highest electric field,  $E_{max}$ , is located at the corner of the P<sup>+</sup> shielding layer and measures 2.98 MV/cm. It can be observed from this figure that the device exhibits a

uniform electric field distribution, with the maximum gate oxide field,  $E_{ox}$ , located at the corners of the polysilicon gate and measuring 1.5 MV/cm. This value is below the safe limit of 3 MV/cm for maximum gate oxide field [2], indicating that the introduced MOS channel diode in the Prop. MOS does not significantly degrade the breakdown characteristics of the device.

![](_page_7_Figure_2.jpeg)

**Figure 8.** The effect of  $L_{Chd}$  on  $V_{on}$  and breakdown voltage of the proposed MOSFET with different  $N_A$ .

![](_page_7_Figure_4.jpeg)

Figure 9. The blocking characteristics of the two studied SiC MOSFETs at room and elevated temperatures.

![](_page_7_Figure_6.jpeg)

Figure 10. The off-state breakdown electric field distribution of the Prop. MOS.

Figure 11 plots the third-quadrant conduction characteristics of the two studied MOS-FETs. The parasitic body PiN diode of the Conv. MOS is open at 2.7 V. For the proposed MOSFET, a smaller  $L_{Chd}$  results in a smaller  $V_{on}$  and a smaller channel resistance of the MOS-channel diode. Accordingly, when  $L_{Chd}$  is decreased, the inflection in the *I-V* curves that indicates the bipolar conduction of the PiN body diode is also postponed. As a result, when  $L_{Chd}$  is reduced from 0.5 µm to 0.3 µm, the inflection point is improved by 1.0 V (from 3.2 V to 4.2 V). When  $L_{Chd} = 0.2 \mu$ m, the parasitic body PiN diode is suppressed until a very high current of 15.4 A (770 A/cm<sup>2</sup>) is reached and the corresponding inflection point is more than 5.6 V. This suggests that decreasing  $L_{Chd}$  can reduce the resistance and barrier height of the MOS channel diode, thereby reducing the overall resistance of the low barrier current path. Consequently, it raises the turn-on voltage of the PiN body diode, improving the device's ability to resist bipolar degradation.

![](_page_8_Figure_2.jpeg)

Figure 11. Comparison of the third-quadrant conduction characteristics of the two studied MOSFETs.

It is well-known that the switching speed is constrained by the device capacitance. The input capacitance affects the pace of switching state transitions, whereas the gate-drain capacitance regulates the rate of change of drain current and voltage. Figure 12 shows the input, output, and reverse-transfer capacitances of the two studied SiC MOSFETs at a frequency of 1 MHz. The output capacitances ( $C_{oss}$ ) of the two MOSFETs under study are nearly equal, as shown by the comparison results, because the junction capacitance between the P<sup>+</sup> shielding region and drift region is the same. However, the proposed device's input capacitance ( $C_{iss}$ ) is found to be 53.2% lower than that of the conventional MOS at  $V_{DS} = 800$  V because the overlapping area between the gate electrode and oxide is reduced. Importantly, the Prop. MOS possesses a much lower reverse-transfer capacitance ( $C_{rss}$  or  $C_{GD}$ ) compared with the conventional one. The  $C_{rss}$  of the Prop. MOS at  $V_{\rm DS}$  = 800 V is dropped by 86.7% from 2.10 pF to 0.28 pF. This is due to the use of split-gate technology, which reduces the overlapping area between the gate electrode and the drift region, lowering gate-to-drain capacitance and charge [31]. The gate charge ( $Q_G$ ) and the gate-to-drain charge ( $Q_{GD}$ ) in the proposed MOSFET are also drastically reduced, as shown in Figure 13, and the test circuit can be seen in the inset.  $Q_{\rm G}$  and  $Q_{\rm GD}$  for the Prop. MOS are 6.2 nC and 0.4 nC, respectively, with a drain supply voltage of 800 V and a current of 10 A, and it achieves a 59.7% improvement in  $Q_{\rm G}$  and a 91.3% improvement in  $Q_{\rm GD}$ compared to the Conv. MOS. Accordingly, HF-FOM1 ( $R_{on,sp} \times Q_{GD}$ ) and HF-FOM2  $(R_{\text{on,sp}} \times C_{\text{GD}})$  are improved by 8.8× and 5.7×, respectively.

Figure 14 shows the short-circuit (SC) behaviors of two studied MOSFETs using electrothermal simulations ( $V_{GS}$  of 15 V and  $V_{DS}$  of 800 V). The  $I_{DS}$  and average lattice temperature ( $T_{ave}$ ) waveforms indicate that the Prop. MOS has superior SC ruggedness [35,36]. This is because the MOS-channel diode lowers the effective channel density. The peak drain current of the Prop. MOS is thus 23.7% lower than that of the Conv. MOS (decreases from 241 A to 184 A), despite the increased  $R_{on,sp}$ . As a result, the SC withstand time of the Prop. MOS is higher than the Conv. MOS, which failed for thermal runaway at 6 µs.

![](_page_9_Figure_1.jpeg)

![](_page_9_Figure_2.jpeg)

![](_page_9_Figure_3.jpeg)

**Figure 13.** Gate charge characteristics of the proposed MOSFET and the conventional MOSFET; the test circuit configuration is shown in the inset.

![](_page_9_Figure_5.jpeg)

**Figure 14.** Simulated short-circuit waveforms of the two studied SiC MOSFETs. The short-circuit condition is  $V_{GS}$  of 15 V,  $R_{G}$  of 10  $\Omega$ , and  $V_{DS}$  of 800 V.

The switching performances of the investigated SiC MOSFETs were evaluated using double-pulse tests (DPT), as displayed in Figure 15. The turn-on and turn-off waveforms for the devices are depicted in Figure 15a,b, respectively. Due to the lower  $Q_{GD}$ , it is remarkable that the Prop. MOS achieves the shorter switching time, which means a lower switching loss. The reverse recovery characteristics are also shown, as can be seen in Figure 15c, and the DPT circuit is provided in the inset. When the Prop. MOS acts as a freewheeling diode, its peak reverse recovery current and time are greatly reduced. This is because the injection

of minority carriers for the proposed MOS has been declined. The switching loss ( $E_{SW}$ ) and the reverse recovery charge ( $Q_{rr}$ ) of the two devices are summarized in Figure 15d. The total switching loss of the Conv. MOS is 488.7 µJ, while for the Prop. MOS it is 257.8 µJ (reduced by 47.2%). The  $Q_{rr}$  of the proposed device is 26 nC, which is 75% lower than the conventional SiC MOSFET (104 nC). For comparison, Table 2 summarizes the key electrical properties at a temperature of 25 °C for the Conv. MOS and the Prop. MOS. As a result, the planar integrated MOS channel diode SiC MOSFET that has been proposed can reduce switching losses, effectively suppress the bipolar degradation effects from the PiN body diode, increase the device's figures-of-merits, and preserve the good short-circuit withstand capacity, as shown by Table 2 and the discussion above.

![](_page_10_Figure_2.jpeg)

Figure 15. Switching characteristics of (a) turn-on waveforms, (b) turn-off waveforms, (c) reverse recovery waveforms of the body diodes and (d) calculated switching loss and diode reverse recovery charge.

| Conditions                     |                                                 | Prop. MOS | Conv. MOS | Unit                 |
|--------------------------------|-------------------------------------------------|-----------|-----------|----------------------|
| Von                            | $V_{\rm GS} = -5$ V, $I_{\rm SD} = 0.1$ A       | 1.2       | 2.7       | V                    |
| BV                             | $I_{\rm DS} = 1 \ \mu A$                        | 1612      | 1618      | V                    |
| Ron,sp                         | $V_{\rm GS} = 15$ V, $I_{\rm DS} = 6$ A         | 13.3      | 10.2      | $m\Omega \cdot cm^2$ |
| $C_{\rm GD,sp}$                | $V_{\rm DS} = 800 \text{ V}, f = 1 \text{ MHz}$ | 14        | 105       | pF/cm <sup>2</sup>   |
| $Q_{G,sp}$                     | $V_{\rm DS} = 800$ V, $I_{\rm DS} = 10$ A       | 310       | 755       | nC/cm <sup>2</sup>   |
| $Q_{\rm GD,sp}$                | $V_{\rm DS}$ = 800 V, $I_{\rm DS}$ = 10 A       | 20        | 230       | nC/cm <sup>2</sup>   |
| $Q_{\rm rr,sp}$                | $V_{\rm DS} = 800$ V, $I_{\rm DS} = 6$ A        | 1.3       | 5.2       | $\mu C/cm^2$         |
| E <sub>SW</sub>                | $V_{\rm DS} = 800$ V, $I_{\rm DS} = 6$ A        | 12.9      | 24.4      | mJ/cm <sup>2</sup>   |
| $R_{\rm on} \times C_{\rm GD}$ | -                                               | 186.2     | 1068.9    | mΩ∙pF                |
| $R_{\rm on} \times Q_{\rm GD}$ | -                                               | 266       | 2341.4    | mΩ·nC                |

Table 2. Summary of electrical characteristics for Conv. MOS and Prop. MOS.

## 4. Conclusions

In this paper, a novel split-gate SiC MOSFET with an integrated MOS-channel diode structure is proposed and demonstrated using numerical simulations. The low electron potential MOS-channel diode provides a current path when the device is working in the third quadrant. Therefore, the suggested SiC MOSFET satisfactorily resolves the bipolar deterioration concerns in addition to having a lower diode  $V_{on}$  than the intrinsic body diode. To further explain the barrier-lowering effect, a concise analytical model of the potential barrier is suggested. With the use of split-gate technology, the switching characteristics of the device are also improved. As a result, the high-frequency figure-of-merits of  $R_{on,sp} \times C_{GD}$  and  $R_{on,sp} \times Q_{GD}$  are improved by  $5.7 \times$  and  $8.8 \times$ , respectively. Although the  $R_{on,sp}$  of the novel device is slightly degenerated, the short-circuit capability is increased. Therefore, the superior performance makes the proposed SiC MOSFET a competitive candidate for external-diode free high-frequency electronics applications.

Author Contributions: Conceptualization, investigation and simulation, writing—original draft preparation, P.L., J.G. and Z.L.; supervision, writing—review and editing, S.H. and Z.L. All authors have read and agreed to the published version of the manuscript.

**Funding:** This research was funded by the National Natural Science Foundation of China under Grant 62174017 and 62074020, the Natural Science Foundation Project of Chongqing, China, under Grant cstc2020jcyj-msxmX0731 and CSTB2022NSCQ-MSX1532.

Data Availability Statement: Not applicable.

Conflicts of Interest: The authors declare no conflict of interest.

#### References

- 1. Millan, J.; Godignon, P.; Perpina, X.; Perez-Tomas, A.; Rebollo, J. A Survey of Wide Bandgap Power Semiconductor Devices. *IEEE Trans. Power Electron.* **2014**, *29*, 2155–2163. [CrossRef]
- Agarwal, A.; Kanale, A.; Baliga, B.J. Advanced 650 V SiC Power MOSFETs with 10 V Gate Drive Compatible with Si Superjunction Devices. *IEEE Trans. Power Electron.* 2021, 36, 3335–3345. [CrossRef]
- Yin, S.; Liu, Y.; Liu, Y.; Tseng, K.J.; Pou, J.; Simanjorang, R. Comparison of SiC Voltage Source Inverters Using Synchronous Rectification and Freewheeling Diode. *IEEE Trans. Ind. Electron.* 2018, 65, 1051–1061. [CrossRef]
- 4. Yamaguchi, K.; Katsura, K.; Yamada, T.; Sato, Y. Criteria for Using Antiparallel SiC SBDs With SiC MOSFETs for SiC-Based Inverters. *IEEE Trans. Power Electron.* **2020**, *35*, 619–629. [CrossRef]
- Zhang, M.; Wei, J.; Zhou, X.D.; Jiang, H.P.; Li, B.K.; Chen, K.J. Simulation Study of a Power MOSFET With Built-in Channel Diode for Enhanced Reverse Recovery Performance. *IEEE Electron Device Lett.* 2019, 40, 79–82. [CrossRef]
- 6. Zhang, R.; Lin, X.; Liu, J.; Mocevic, S.; Dong, D.; Zhang, Y. Third Quadrant Conduction Loss of 1.2-10 kV SiC MOSFETs: Impact of Gate Bias Control. *IEEE Trans. Power Electron.* **2021**, *36*, 2033–2043. [CrossRef]
- Tang, L.; Jiang, H.; Zhong, X.; Qiu, G.; Mao, H.; Jiang, X.; Qi, X.; Du, C.; Peng, Q.; Liu, L.; et al. Investigation Into the Third Quadrant Characteristics of Silicon Carbide MOSFET. *IEEE Trans. Power Electron.* 2023, 38, 1155–1165. [CrossRef]
- Agarwal, A.; Fatima, H.; Haney, S.; Ryu, S.H. A New Degradation Mechanism in High-Voltage SiC Power MOSFETs. *IEEE Electron Device Lett.* 2007, 28, 587–589. [CrossRef]
- Fujita, R.; Tani, K.; Konishi, K.; Shima, A. Failure of Switching Operation of SiC-MOSFETs and Effects of Stacking Faults on Safe Operation Area. *IEEE Trans. Electron Devices* 2018, 65, 4448–4454. [CrossRef]
- Ishigaki, T.; Hayakawa, S.; Murata, T.; Masuda, T.; Oda, T.; Takayanagi, Y. Diode-Less SiC Power Module With Countermeasures Against Bipolar Degradation to Achieve Ultrahigh Power Density. *IEEE Trans. Electron Devices* 2020, 67, 2035–2043. [CrossRef]
- Pal, A.; Pilli, N.K.; Klumpner, C.; Ahmed, M.R. Improved Switching Performance of 3.3kV SiC MOSFETs using Synchronous Rectification in A Voltage Source Inverter. In Proceedings of the 2022 IEEE Applied Power Electronics Conference and Exposition (APEC), Houston, TX, USA, 20–24 March 2022; pp. 1–6.
- Hussein, A.; Mouawad, B.; Castellazzi, A. Dynamic Performance Analysis of a 3.3 kV SiC MOSFET Half-Bridge Module with Parallel Chips and Body-Diode Freewheeling. In Proceedings of the 2018 IEEE 30th International Symposium on Power Semiconductor Devices and ICs (ISPSD), Chicago, IL, USA, 13–17 May 2018; pp. 463–466.
- Kumar, A.; Bhattacharya, S.; Baliga, J. Influence of the Inverter Dead-time on the Reverse Recovery Characteristics of 3.3-kV SiC MOSFETs and JBSFETs. In Proceedings of the 2022 IEEE Energy Conversion Congress and Exposition (ECCE), Detroit, MI, USA, 9–13 October 2022; pp. 1–7.
- 14. Li, X.; Liu, X.; Liu, P.K.; Guo, S.X.; Zhan, L.Q.; Huang, A.Q.; Deng, X.C.; Zhang, B. Achieving Zero Switching Loss in Silicon Carbide MOSFET. *IEEE Trans. Power Electron.* **2019**, *34*, 12193–12199. [CrossRef]

- 15. Baliga, B.J. Wide Bandgap Semiconductor Power Devices: Materials, Physics, Design, and Applications; Woodhead Publishing: Cambridge, UK, 2018.
- 16. Sung, W.; Baliga, B.J. On Developing One-Chip Integration of 1.2 kV SiC MOSFET and JBS Diode (JBSFET). *IEEE Trans. Ind. Electron.* 2017, *64*, 8206–8212. [CrossRef]
- Kawahara, K.; Hino, S.; Sadamatsu, K.; Nakao, Y.; Yamashiro, Y.; Yamamoto, Y.; Iwamatsu, T.; Nakata, S.; Tomohisa, S.; Yamakawa, S. 6.5 kV Schottky-Barrier-Diode-Embedded SiC-MOSFET for Compact Full-Unipolar Module. In Proceedings of the 2017 29th International Symposium on Power Semiconductor Devices and IC's (ISPSD), Sapporo, Japan, 28 May–1 June 2017; pp. 41–44.
- Hsu, F.; Yen, C.; Hung, C.; Hung, H.; Lee, C.; Lee, L.; Huang, Y.; Chen, T.; Chuang, P. High Efficiency High Reliability SiC MOSFET with Monolithically Integrated Schottky Rectifier. In Proceedings of the 2017 29th International Symposium on Power Semiconductor Devices and ICs (ISPSD), Sapporo, Japan, 28 May–1 June 2017; pp. 45–48.
- Aiba, R.; Okawa, M.; Kanamori, T.; Yano, H.; Iwamuro, N.; Kobayashi, Y.; Harada, S. Experimental Demonstration on Superior Switching Characteristics of 1.2 kV SiC SWITCH-MOS. In Proceedings of the 2019 31st International Symposium on Power Semiconductor Devices and ICs (ISPSD), Shanghai, China, 19–23 May 2019; pp. 23–26.
- Bödeker, C.; Vogt, T.; Silber, D.; Kaminski, N. Criterion for the Stability Against Thermal Runaway During Blocking Operation and Its Application to SiC Diodes. *IEEE J. Emerg. Sel. Top. Power Electron.* 2016, 4, 970–977. [CrossRef]
- Uchida, M.; Horikawa, N.; Tanaka, K.; Takahashi, K.; Kiyosawa, T.; Hayashi, M.; Niwayama, M.; Kusumoto, O.; Adachi, K.; Kudou, C.; et al. Novel SiC Power MOSFET with Integrated Unipolar Internal Inverse MOS-Channel Diode. In Proceedings of the 2011 International Electron Devices Meeting, Washington, DC, USA, 5–7 December 2011; pp. 26.6.1–26.6.4.
- Ohoka, A.; Uchida, M.; Kiyosawa, T.; Horikawa, N.; Saitou, K.; Kanzawa, Y.; Sorada, H.; Sawada, K.; Ueda, T. Reduction of RonA Retaining High Threshold Voltage in SiC DioMOS by Improved Channel Design. In Proceedings of the 2018 IEEE 30th International Symposium on Power Semiconductor Devices and ICs (ISPSD), Chicago, IL, USA, 13–17 May 2018; pp. 52–55.
- 23. Zhou, X.T.; Pang, H.Y.; Jia, Y.P.; Hu, D.Q.; Wu, Y.; Tang, Y.; Xia, T.; Gong, H.; Zhao, Y.F. SiC Double-Trench MOSFETs With Embedded MOS-Channel Diode. *IEEE Trans. Electron Devices* **2020**, *67*, 582–587. [CrossRef]
- 24. Deng, X.C.; Xu, X.J.; Li, X.; Li, X.; Wen, Y.; Chen, W.J. A Novel SiC MOSFET Embedding Low Barrier Diode With Enhanced Third Quadrant and Switching Performance. *IEEE Electron Device Lett.* **2020**, *41*, 1472–1475. [CrossRef]
- Ding, J.W.; Deng, X.C.; Li, S.J.; Wu, H.; Li, X.; Li, X.; Chen, W.J.; Zhang, B. A Low-Loss Diode Integrated SiC Trench MOSFET for Improving Switching Performance. *IEEE Trans. Electron Devices* 2022, 69, 6249–6254. [CrossRef]
- Han, K.; Baliga, B.J. Comprehensive Physics of Third Quadrant Characteristics for Accumulation- and Inversion-Channel 1.2-kV 4H-SiC MOSFETs. *IEEE Trans. Electron Devices* 2019, 66, 3923–3928. [CrossRef]
- 27. Kim, D.; Yun, N.; Jang, S.Y.; Morgan, A.J.; Sung, W. Channel Design Optimization for 1.2-kV 4H-SiC MOSFET Achieving Inherent Unipolar Diode 3(rd) Quadrant Operation. *IEEE J. Electron Devices Soc.* **2022**, *10*, 495–503. [CrossRef]
- 28. Han, K.; Baliga, B.J. Operation of 1.2-kV 4H-SiC Accumulation and Inversion Channel Split-Gate (SG) MOSFETs at Elevated Temperatures. *IEEE Trans. Electron Devices* **2018**, *65*, 3333–3338. [CrossRef]
- 29. TCAD Sentaurus Device Manual. 2016. Available online: https://www.synopsys.com/zh-cn/silicon/tcad/device-simulation/ sentaurus-device.html (accessed on 10 June 2018).
- Han, K.; Baliga, B.J.; Sung, W. Split-Gate 1.2-kV 4H-SiC MOSFET: Analysis and Experimental Validation. *IEEE Electron Device Lett.* 2017, 38, 1437–1440. [CrossRef]
- Vudumula, P.; Kotamraju, S. Design and Optimization of 1.2-kV SiC Planar Inversion MOSFET Using Split Dummy Gate Concept for High-Frequency Applications. *IEEE Trans. Electron Devices* 2019, 66, 5266–5271. [CrossRef]
- Zhang, J.; Chen, Z.; Tu, Y.; Deng, X.; Zhang, B. A Novel SiC Asymmetric Cell Trench MOSFET With Split Gate and Integrated JBS Diode. *IEEE J. Electron Devices Soc.* 2021, 9, 713–721. [CrossRef]
- Han, K.; Baliga, B.J. Analysis and Experimental Quantification of 1.2-kV 4H-SiC Split-Gate Octagonal MOSFET. *IEEE Electron* Device Lett. 2019, 40, 1163–1166. [CrossRef]
- CREE/WOLFSPEED. C2M0280120D Datasheets. 2021. Available online: https://www.wolfspeed.com/products/power/sicmosfets/1200v-silicon-carbide-mosfets/ (accessed on 1 February 2021).
- 35. Romano, G.; Fayyaz, A.; Riccio, M.; Maresca, L.; Breglio, G.; Castellazzi, A.; Irace, A. A Comprehensive Study of Short-Circuit Ruggedness of Silicon Carbide Power MOSFETs. *IEEE J. Emerg. Sel. Top. Power Electron.* **2016**, *4*, 978–987. [CrossRef]
- 36. Yu, H.Y.; Wang, J.; Deng, G.Q.; Liang, S.W.; Liu, H.Z.; Shen, Z.J. A Novel 4H-SiC JBS-Integrated MOSFET With Self-Pinching Structure for Improved Short-Circuit Capability. *IEEE Trans. Electron Devices* **2022**, *69*, 5104–5109. [CrossRef]

**Disclaimer/Publisher's Note:** The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.