



# Optical Logic Gates Based on Z-Shaped Silicon Waveguides at 1.55 μm

Amer Kotb <sup>1,2,\*</sup>, Kyriakos E. Zoiros <sup>3</sup>, Antonios Hatziefremidis <sup>4</sup>, and Chunlei Guo <sup>5,\*</sup>

- <sup>1</sup> GPL Photonics Laboratory, State Key Laboratory of Luminescence and Applications, Changchun Institute of Optics, Fine Mechanics and Physics, Chinese Academy of Sciences, Changchun 130033, China
- <sup>2</sup> Department of Physics, Faculty of Science, University of Fayoum, Fayoum 63514, Egypt
- <sup>3</sup> Lightwave Communications Research Group, Department of Electrical and Computer Engineering, School of Engineering, Democritus University of Thrace, 67100 Xanthi, Greece
- <sup>4</sup> Department of Aerospace Science and Technology, National Kapodistrian University of Athens, 34400 Psahna Evias, Greece
- <sup>5</sup> The Institute of Optics, University of Rochester, Rochester, NY 14627, USA
- \* Correspondence: amer@ciomp.ac.cn (A.K.); guo@optics.rochester.edu (C.G.)

**Abstract:** In the last ten years, silicon photonics has made considerable strides in terms of device functionality, performance, and circuit integration for a variety of practical uses, including communication, sensing, and information processing. In this work, we theoretically demonstrate a complete family of all-optical logic gates (AOLGs), including XOR, AND, OR, NOT, NOR, NAND, and XNOR, through finite-difference-time-domain simulations using compact silicon-on-silica optical waveguides that operate at 1.55 µm. Three slots, grouped in the shape of the letter *Z*, make up the suggested waveguide. The function of the target logic gates is based on constructive and destructive interferences that result from the phase difference experienced by the launched input optical beams. These gates are evaluated against the contrast ratio (CR) by investigating the impact of key operating parameters on this metric. The obtained results indicate that the proposed waveguide can realize AOLGs at a higher speed of 120 Gb/s with better CRs compared to other reported designs. This suggests that AOLGs could be realized in an affordable manner and with improved outcomes to enable the satisfaction of the current and future requirements of lightwave circuits and systems that critically rely on AOLGs as core building elements.

Keywords: optical logic gates; silicon waveguide; Z shape; contrast ratio

# 1. Introduction

By merely expanding the quantity of discrete optical channels, the extreme complexity of next-generation high-capacity data transmission systems cannot be solved. The integration density of optoelectronic devices can be greatly increased while keeping cost and energy consumption low owing to silicon photonics. The silicon-on-insulator (SOI) platform, a production method in which a thin silicon layer is placed on top of an insulator substrate formed of silica (i.e.,  $SiO_2$ ), uses silicon as its primary raw material. Due to waveguiding silicon's high refractive index ( $n_{silicon} = 3.48$ ) in comparison to air ( $n_{air} = 1$ ) or the silica cladding layer ( $n_{silica} = 1.44$ ), the strong optical guiding is ensured for all signals around the typical near-infrared wavelength of 1.55  $\mu$ m. There are many excellent reasons why the SOI platform has evolved into silicon photonics. For instance, silicon is broadly accessible and compatible with advanced CMOS technology, making it possible to produce structures with sizes as small as 10 nm at a reasonable price [1-6]. Due to silicon's strong optical confinement, which allows for bending waveguide radii of only a few micrometers and functional waveguide elements of just ten to a few hundred micrometers, incredibly compact optical devices can be created [7]. In contrast, all-optical logic gates (AOLGs) overcome the disadvantages of their electronic counterparts, namely the low bandwidth



Citation: Kotb, A.; Zoiros, K.E.; Hatziefremidis, A.; Guo, C. Optical Logic Gates Based on Z-Shaped Silicon Waveguides at 1.55 μm. *Micromachines* 2023, *14*, 1266. https://doi.org/10.3390/ mi14061266

Academic Editors: Muhammad Ali Butt and Yan Yang

Received: 26 May 2023 Revised: 16 June 2023 Accepted: 16 June 2023 Published: 18 June 2023



**Copyright:** © 2023 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/). and slow data transit speed, thus enabling more effective data processing. AOLGs have recently been realized using a variety of waveguide configurations [8–29]. In contrast to the basic waveguide suggested in this research, which can execute seven logic gates concurrently, the majority of these earlier designs have utilized photonic crystals (PCs) to execute only one or, at most, two logic gates [9–17]. Additionally, as opposed to silicon and silica that are proposed to be employed in the present design, other documented initiatives have utilized more affordable noble metals [23–27]. In line with earlier efforts [8–29], in this paper, we simulate a full family of AOLGs, including XOR, AND, OR, NOT, NOR, NAND, and XNOR, using Z-shaped silicon-on-silica waveguides at 1.55 µm telecommunications wavelength. Three slots that are arranged to form the letter Z make up the proposed waveguide. Based on the idea of constructive interference (CI) and destructive interference (DI) brought on by the phase discrepancies experienced by the launched input optical beams, these logic gates operate. In the FDTD simulations carried out in the commercially available Lumerical software [30], to evaluate and show the behavior of the suggested logic gates, a convolutional completely matched layer is employed as an absorbing boundary condition [22]. The performance of the proposed operations is evaluated against the contrast ratio (CR) metric. The simulation results reveal that owing to the devised waveguide-based structure, the target AOLGs can be executed with improved performance at a faster rate than other design counterparts described in the literature [8,12–14,19,22,24–27], which is technologically feasible. To this end, these AOLGs can serve as the key modules in fundamental- and system-oriented-level modern applications.

#### 2. Waveguide Structure

The proposed waveguide, which has a silicon core and a silica substrate as the cladding, has three identical slots organized in the shape of the letter Z. The Z-shaped silicon waveguide is illustrated schematically in Figure 1, together with the 3D FDTD view and the corresponding field intensity distributions.



**Figure 1.** (a) Schematic illustration, (b) 3D FDTD view, and (c) field intensity distributions of the Z-shaped silicon waveguide.

The three input ports of the waveguide are excited by a transverse magnetic mode polarized electromagnetic pulse at 1.55  $\mu$ m. The simulation results are recorded by the FDTD monitors. The output spectral transmission (T) is T = I<sub>out</sub>/I<sub>in</sub>, where I<sub>out</sub> is the intensity at the output port (P<sub>out</sub>) and I<sub>in</sub> = I<sub>1</sub> + I<sub>2</sub> + I<sub>3</sub> is the sum of the intensities at three input ports [22,27]. The normalized threshold transmission (T<sub>th</sub>), which denotes the minimal normalized power necessary to produce T, is initially chosen to have a value of 0.12. When T > T<sub>th</sub>, P<sub>out</sub> produces '1', while when T < T<sub>th</sub>, P<sub>out</sub> produces a '0'. To optimize T, the input beams must meet specific phase-matching conditions [31,32]. DI scatters the beams when the waveguide's and input beams' phases are out of phase, producing an output of '0'. A crucial statistic for describing logic functions is the CR, which is defined as CR(dB) = 10 ln [P<sup>1</sup><sub>mean</sub>/P<sup>0</sup><sub>mean</sub>], where P<sup>1</sup><sub>mean</sub> and P<sup>0</sup><sub>mean</sub> are the mean peak powers of logic

'1' and '0', respectively [22]. Table 1 contains the default simulation parameters. To obtain a higher CR, the FDTD simulations have been iteratively run to optimize these parameters.

| Symbol          | Definition             | Value | Unit   |
|-----------------|------------------------|-------|--------|
| L <sub>1</sub>  | Length of short slot   | 1.0   | μm     |
| $L_2$           | Length of long slot    | 1.5   | μm     |
| w               | Width of slot          | 0.3   | μm     |
| d               | Thickness of slot      | 0.3   | μm     |
| θ               | Angle between slots    | 70    | degree |
| λ               | Operating wavelength   | 1.55  | μm     |
| T <sub>th</sub> | Threshold transmission | 0.12  | · -    |

Table 1. Default parameters.

#### 3. Waveguide Performance

T<sub>th</sub>

Figure 2 illustrates T and the loss of the Z-shaped silicon waveguide as functions of  $\lambda$ , presuming that all incident beams are launched at the three input ports with an equal phase of 180°. Using the proposed waveguide, a high T of 0.876 and a low loss of 0.575 dB/ $\mu$ m are attained at 1.55 µm. These insignificant propagation losses are caused by scattering at the slots' edges and material absorption. By elaborating more on this figure, it becomes clear that this waveguide operates with high T and low loss over 1.3–1.6 µm.



**Figure 2.** T and loss versus  $\lambda$  employing Z-shaped silicon waveguide.

The performance of the suggested waveguide is crucially influenced by the angle between slots (i.e.,  $\theta$ ). As a consequence, using the suggested Z-shaped silicon waveguide, Figure 3 simulates the effect of this parameter on T at 1.55 µm. The highest T of 0.876 occurs at  $\theta = 70^\circ$ , making the latter the best value to use throughout simulations. By expanding on this figure, it can also be seen that by changing the value of  $\theta$ , the amount of light scattering and absorption inside the materials is increased, which raises losses.

The waveguide performance is significantly influenced by the shape of its arms. Therefore, T as a function of the length of the short slot  $(L_1)$  and the length of the long slot (L<sub>2</sub>) at 1.55 µm is depicted in Figure 4. This figure demonstrates that the proposed Z-shaped silicon waveguide produces high T over the whole ranges of  $L_1$  and  $L_2$ , i.e.,  $L_1 = 0.8-1.5 \mu m$ and  $L_2 = 1.0-1.6 \mu m$ . This implies that the suggested design is practicable, especially in light of the accessibility of 3D femtosecond laser direct writing technology [33–38] and lithographical fabrication techniques [23,39–41].



**Figure 3.** T versus angle between slots ( $\theta$ ) employing Z-shaped silicon waveguide at 1.55  $\mu$ m.



**Figure 4.** T versus length of the short slot ( $L_1$ ) and length of the long slot ( $L_2$ ) employing Z-shaped silicon waveguide at 1.55  $\mu$ m.

We examined the waveguide performance on the slot width (w) at 1.55  $\mu$ m to obtain more accurate findings, as shown in Figure 5. It is clear from this figure that the Z-shaped silicon waveguide achieves high T for a wide range of w, i.e., 0.2–0.5  $\mu$ m. With the advancement of nanofabrication techniques, this finding also shows that this design might be put to use and turned into a functional prototype [23,33–41].

The Nyquist formula, which is defined as  $2B \log_2[M]$ , where M is the total number of signal levels and B is the optical bandwidth, determines the speed of a transmission system [42]. In this formula,  $B = (c/\lambda^2)\Delta\lambda$ , where *c* is the light speed in a vacuum,  $\lambda = 1.55 \,\mu\text{m}$  is the optical carrier wavelength, and  $\Delta\lambda$  is the signal spectral width [22]. This indicates that for our case, where B = 30 GHz and M = 4 (i.e., 00, 01, 10, and 11), the employed waveguide operates at a high speed of 120 Gb/s.



Figure 5. T versus width of the slot (w) employing Z-shaped silicon waveguide at 1.55 µm.

#### 4. XOR, AND, OR

The XOR, AND, and OR logic gates are implemented by injecting a clock beam (Clk) into  $P_{in1}$ , while the other two input beams are fed into  $P_{in2}$  and  $P_{in3}$  (see Figure 1). The Clk (all '1's) is required to induce interference, which can be either constructive or destructive by establishing a reference phase difference between the input beams. CI happens when all input beams are launched at the same phase (i.e.,  $\Phi_{Clk} = \Phi_2 = \Phi_3 = 180^\circ$ ) where the input beams interact in such a way that they are aligned, leading to a '1' output. In contrast, DI occurs when these beams are launched at various phases (i.e.,  $\Phi_{Clk} = 180^\circ$ ,  $\Phi_2 = 0^\circ$ , and  $\Phi_3 = 90^\circ$ ) and cancel each other out, leading to a '0' output.

#### 4.1. XOR

 $P_{out}$  produces '1' (i.e.,  $T > T_{th}$ ) as a result of the CI between the input beams when the (01, 10) combination of the latter is injected along with the Clk at the same phase (i.e.,  $\Phi_{Clk} = \Phi_2 = \Phi_3 = 180^\circ$ ). The DI between the incident beams causes '0' output to occur at  $P_{out}$  (i.e.,  $T < T_{th}$ ) when the combination (11), along with the Clk at various phases (i.e.,  $\Phi_{Clk} = 180^\circ$ ,  $\Phi_2 = 0^\circ$ , and  $\Phi_3 = 90^\circ$ ), is launched. In this manner, the XOR logic gate is formed. Figure 6 depicts the field intensity distributions of the XOR gate propagating through the Z-shaped silicon waveguide at 1.55 µm.

Our waveguide can attain a high CR = 29 dB at 1.55  $\mu$ m due to the relative difference between P<sup>1</sup><sub>mean</sub> and P<sup>0</sup><sub>mean</sub>. Table 2 provides an overview of the XOR simulation outcomes.

| Table 2. | XOR | outcomes | $(T_{th} =$ | = 0.12) |
|----------|-----|----------|-------------|---------|
|----------|-----|----------|-------------|---------|

| P <sub>in1</sub> (Clk) | P <sub>in2</sub> | P <sub>in3</sub> | Т     | Pout | CR (dB) |
|------------------------|------------------|------------------|-------|------|---------|
| 1                      | 0                | 0                | 0.028 | 0    |         |
| 1                      | 0                | 1                | 0.576 | 1    | 20      |
| 1                      | 1                | 0                | 0.552 | 1    | 29      |
| 1                      | 1                | 1                | 0.034 | 0    |         |



Figure 6. XOR field intensity distributions propagating through Z-shaped silicon waveguide at  $1.55 \ \mu m$ .

#### 4.2. AND

When all incident beams enter the suggested waveguide at the same phase (i.e.,  $\Phi_{Clk} = \Phi_2 = \Phi_3 = 180^\circ$ ), P<sub>out</sub> yields '1' as a result of CI. When these incident beams are injected at a different phase, P<sub>out</sub> emits '0'. In this way, the output is '1' only when all inputs are '1', which corresponds to the AND gate, as seen in Figure 7.



Figure 7. AND field intensity distributions propagating through Z-shaped silicon waveguide at  $1.55 \ \mu m$ .

Our waveguide results in a significant CR = 33.26 dB at 1.55  $\mu$ m. Table 3 lists the rest of the outcomes of the AND simulation.

| P <sub>in1</sub> (Clk) | P <sub>in2</sub> | P <sub>in3</sub> | Т     | Pout | CR (dB) |
|------------------------|------------------|------------------|-------|------|---------|
| 1                      | 0                | 0                | 0.028 | 0    |         |
| 1                      | 0                | 1                | 0.036 | 0    | 22.24   |
| 1                      | 1                | 0                | 0.026 | 0    | 33.26   |
| 1                      | 1                | 1                | 0.835 | 1    |         |

**Table 3.** AND outcomes ( $T_{th} = 0.12$ ).

#### 4.3. OR

When the Clk is entered with the combination of input beams (01, 10, or 11) at the same phase of  $180^{\circ}$ , the result of P<sub>out</sub> is '1'. The OR is thus realized as shown in Figure 8.



Figure 8. OR field intensity distributions propagating through Z-shaped silicon waveguide at 1.55  $\mu m.$ 

The OR outcomes at 1.55  $\mu$ m are displayed in Table 4 in terms of T and CR. A high CR = 31.51 dB is achieved because of the significant disparity between  $P_{mean}^1$  and  $P_{mean}^0$ .

**Table 4.** OR outcomes ( $T_{th} = 0.12$ ).

| P <sub>in1</sub> (Clk) | P <sub>in2</sub> | P <sub>in3</sub> | Т     | Pout | CR (dB) |
|------------------------|------------------|------------------|-------|------|---------|
| 1                      | 0                | 0                | 0.028 | 0    |         |
| 1                      | 0                | 1                | 0.576 | 1    | 01 51   |
| 1                      | 1                | 0                | 0.552 | 1    | 31.51   |
| 1                      | 1                | 1                | 0.835 | 1    |         |

The XOR, AND, and OR gates depend on the Clk beam to operate properly. Therefore, we evaluate how well each of these three operations performs at 1.55  $\mu$ m in the presence of the Clk (i.e., meaning P<sub>in1</sub> has '1' input) and in the absence of the Clk (i.e., meaning P<sub>in1</sub> has '0' input) using the suggested waveguide. Table 5 shows that using the Clk in the waveguide-based scheme results in much higher CRs than without using it.

| Gate | CR (dB)<br>with Clk | CR (dB)<br>without Clk |
|------|---------------------|------------------------|
| XOR  | 29                  | 8.2                    |
| AND  | 33.26               | 10.6                   |
| OR   | 31.51               | 9.8                    |

Table 5. Comparison of CR with and without Clk beam.

#### 5. NOT, NOR, NAND, XNOR

To execute the inverted logic gates, a Clk with an angle of  $0^\circ$  must be sent from  $P_{in3}$  of Figure 1.

## 5.1. NOT

One beam is inserted into  $P_{in1}$  at a different phase of  $180^{\circ}$  to implement the NOT gate. When  $P_{in1}$  is set to '1',  $P_{out}$  generates a logical '0' (i.e.,  $T < T_{th}$ ) due to the DI that happens as a result of the input beams' various phase conditions. When  $P_{in1}$  is set to '0', the Clk (all '1's) does not undergo a differential phase and generates instead a logical '1' (i.e.,  $T > T_{th}$ ) at  $P_{out}$ . This results in the implementation of the NOT gate, as displayed in Figure 9.



Figure 9. NOT field intensity distributions propagating through Z-shaped silicon waveguide at 1.55  $\mu$ m.

 $P_{mean}^1$  and  $P_{mean}^0$  have a significant discrepancy, which results in a high CR of 31.76 dB. Table 6 lists the NOT outcomes utilizing the suggested waveguide at 1.55  $\mu$ m.

**Table 6.** NOT outcomes ( $T_{th} = 0.12$ ).

| P <sub>in1</sub> | P <sub>in3</sub> (Clk) | Т     | Pout | CR (dB) |
|------------------|------------------------|-------|------|---------|
| 0                | 1                      | 0.862 | 0    | 21 76   |
| 1                | 1                      | 0.036 | 1    | 31.76   |

## 5.2. NOR

Two beams are injected into  $P_{in1}$  and  $P_{in2}$  of Figure 1 to carry out the NOR (NOT-OR) operation. When (01, 10, or 11) are combined and injected at different angles, DI results in a logical '0' at  $P_{out}$ . If (00) is launched, the Clk with  $\Phi_{Clk} = 0^{\circ}$  will negate the phase balance of the three ports, resulting in '1' at  $P_{out}$ . This leads to the realization of the NOR function, as seen in Figure 10.



**Figure 10.** NOR field intensity distributions propagating through Z-shaped silicon waveguide at 1.55 μm.

Our waveguide achieves a high CR = 31.50 dB for the NOR gate, as shown in Table 7.

**Table 7.** NOR outcomes ( $T_{th} = 0.12$ ).

| P <sub>in1</sub> | P <sub>in2</sub> | P <sub>in3</sub> (Clk) | Т     | Pout | CR (dB) |
|------------------|------------------|------------------------|-------|------|---------|
| 0                | 0                | 1                      | 0.862 | 1    |         |
| 0                | 1                | 1                      | 0.038 | 0    | 21 50   |
| 1                | 0                | 1                      | 0.036 | 0    | 31.50   |
| 1                | 1                | 1                      | 0.036 | 0    |         |

## 5.3. NAND

The NAND (NOT-AND) gate can be realized by injecting the Clk into  $P_{in3}$  and the other two beams into  $P_{in1}$  and  $P_{in2}$  so that the output is '0' if and only if all inputs are '1'. When  $P_{in1}$  and  $P_{in2}$  are both "OFF" (i.e., 00), the Clk having a  $\Phi_{Clk} = 0^{\circ}$  causes the output to become '1'. CI simply occurs when the Clk and (01, 10) are launched at the same angle of 0°, resulting in a '1' output. The concomitant DI causes a '0' output when the logic combination (11) is launched with the Clk at  $\Phi_1 = 90^{\circ}$ ,  $\Phi_2 = 180^{\circ}$ , and  $\Phi_{Clk} = 0^{\circ}$  as shown in Figure 11.

 $P_{\text{mean}}^1$  is higher than  $P_{\text{mean}}^0$ , thus leading to a high CR = 29.83 dB. The numerical outcomes of the NAND are cited in Table 8.

**Table 8.** NAND outcomes ( $T_{th} = 0.12$ ).

| P <sub>in1</sub> | P <sub>in2</sub> | P <sub>in3</sub> (Clk) | Т     | Pout | CR (dB) |
|------------------|------------------|------------------------|-------|------|---------|
| 0                | 0                | 1                      | 0.862 | 1    |         |
| 0                | 1                | 1                      | 0.735 | 1    | 20.02   |
| 1                | 0                | 1                      | 0.536 | 1    | 29.83   |
| 1                | 1                | 1                      | 0.036 | 0    |         |



**Figure 11.** NAND field intensity distributions propagating through Z-shaped silicon waveguide at 1.55 μm.

#### 5.4. XNOR

The Clk enters  $P_{in3}$  to build the XNOR (exclusive-XOR) gate, similar to NOR and NAND gates, while the other two beams are injected from  $P_{in1}$  and  $P_{in2}$ . When the input beams are combined (11) and the Clk is inserted at 0°,  $P_{out}$  emits a '1' as a result of CI. When (01) or (10) is launched with a different phase, on the other hand,  $P_{out}$  generates a '0', as depicted in Figure 12.



Figure 12. XNOR field intensity distributions propagating through Z-shaped silicon waveguide at  $1.55 \ \mu m$ .

The XNOR has a high CR of 31.33 dB due to the huge discrepancy between  $P_{mean}^1$  and  $P_{mean}^0$ . Table 9 lists the XNOR outcomes.

| P <sub>in1</sub> | P <sub>in2</sub> | P <sub>in3</sub> (Clk) | Т     | Pout | CR (dB) |
|------------------|------------------|------------------------|-------|------|---------|
| 0                | 0                | 1                      | 0.862 | 1    |         |
| 0                | 1                | 1                      | 0.038 | 0    | 21.22   |
| 1                | 0                | 1                      | 0.036 | 0    | 31.33   |
| 1                | 1                | 1                      | 0.836 | 1    |         |

**Table 9.** XNOR outcomes ( $T_{th} = 0.12$ ).

#### 6. Comparison

Table 10 compares the ability of the suggested waveguide to realize AOLGs to those reported in the literature and used for the same purpose in terms of the building platform, operating wavelength, and achieved CR. The data shown in this table provide evidence that our waveguide is able to carry out the required logic operations with considerably greater performance in a way that is both technically and commercially feasible.

**Table 10.** Comparison of proposed and other waveguides-based AOLGs in terms of building platform, size, operating wavelength, and achieved CR.

| Gates                                 | Platform                                  | Size                           | Wavelength (nm) | CR (dB)     | Refs.     |
|---------------------------------------|-------------------------------------------|--------------------------------|-----------------|-------------|-----------|
| AND, XOR, OR, NOT,<br>NAND, NOR XNOR  | PC waveguides                             | -                              | 1550            | 5.42-9.59   | [8]       |
| AND, XOR, OR                          | T-shaped PC<br>waveguides                 | $9\mu m \times 5\mu m$         | 1550            | 8.29-33.05  | [12–14]   |
| AND, NOR, XNOR                        | Silicon photonics<br>platform             | $3\mu m \times 1.5\mu m$       | 1550            | >10 dB      | [19]      |
| XOR, AND, OR, NOT,<br>NOR, XNOR, NAND | Silicon-on-silica<br>waveguides           | $1.5\mu m \times 2.36\mu m$    | 1550            | 20.51-30.33 | [22]      |
| NOT, XOR, AND, OR,<br>NOR, NAND, XNOR | Metal slot waveguide                      | $5.33~\mu m \times 0.42~\mu m$ | 632.8           | 6–16        | [24]      |
| NOT, XOR, AND, OR,<br>NOR, NAND, XNOR | Metal-insulator-metal<br>structures       | $50 \ \mu m \times 2 \ \mu m$  | 632.8           | 15          | [25]      |
| NOT, XOR, AND, OR,<br>NOR, NAND, XNOR | Dielectric-metal-<br>dielectric<br>design | $0.4~\mu m \times 0.15~\mu m$  | 900 and 1330    | 5.37–22     | [26]      |
| XOR, AND, OR, NOR,<br>NAND, XNOR      | Dielectric-loaded<br>waveguides           | -                              | 471             | 24.41-33.39 | [27]      |
| XOR, AND, OR, NOT,<br>NOR, XNOR, NAND | Z-shaped silicon<br>waveguides            | $1.0~\mu m \times 1.5~\mu m$   | 1550            | 29–33.26    | This work |

The limitations on manufacturing are frequently referred to as a bottleneck. Nanophotonics devices are used in more applications, which makes the photonic design more difficult and complex. Instead of using conventional photonic design procedures to address this issue, designers are increasingly turning to cutting-edge optimization techniques [43–46]. In contrast to the traditional methods, which involve changing relatively simple known geometries with a limited number of parameters, these new methodologies evaluate devices with totally arbitrary geometries. Devices have been developed with extraordinarily small footprints, excellent efficiency, and novel characteristics that cannot be achieved using conventional methods in order to make use of the additional degrees of freedom [47–55]. Silicon and silica, which are abundant in the earth's crust and significant elements of the earth's mantle, make up the proposed waveguide. Due to the availability of 3D FLDW technology [33–38] and lithographic manufacturing processes [23,39–41], it is, therefore, possible to anticipate the experimental verification of the proposed waveguide based on the major findings of this simulation. Instead of being an essential barrier, this is a technological matter issue that can be solved in practice. Additionally, the experimental implementation of multiple AOLGs based on various optical waveguides has been reported in recent years [19,23,24,56,57], paving the way to similar implementations.

## 7. Conclusions

Using appropriately driven Z-shaped silicon-on-silica waveguides, a set of basic logic gates were simulated at 1.55 µm. These logic gates operate according to CI and DI, which manifests as a result of the phase difference experienced by the launched input optical beams. FDTD solutions in Lumerical, the commercially available software, were used to simulate the target logic gates. The CR metric was employed to evaluate how well these logic gates perform. The impact of key operating parameters on the waveguide performance was investigated and assessed. The simulation results have demonstrated that the proposed waveguide can achieve higher CRs and speed compared to other reported designs. The proposed single AOLGs hold the promise of being connected and combined to form more sophisticated digital circuits of enhanced functionality and multistage information processing architectures. This estimate is based both on their principle of operation and technological feasibility. To this end, issues such as fan-in/fan-out capability, power consumption, tolerable attenuation, fabrication platform, building complexity, and overall practicality should be taken into account in order to identify possible tradeoffs and derive specific design rules that will render this possible in a performance- and cost-efficient manner.

**Author Contributions:** Conceptualization, A.K.; data curation, A.K.; formal analysis, A.K.; funding acquisition, A.H.; investigation, A.K.; methodology, A.K. and K.E.Z.; project administration, A.K.; resources, A.K.; software, A.K.; supervision, C.G.; writing—original draft, A.K.; writing—review and editing, A.K. and K.E.Z. All authors have read and agreed to the published version of the manuscript.

Funding: This research received no external funding.

Data Availability Statement: Not applicable.

Acknowledgments: Amer Kotb gratefully acknowledges the President's International Fellowship Initiative of the Chinese Academy of Sciences (Grant No. 2022VMB0013) for supporting this research.

Conflicts of Interest: The authors declare no conflict of interest.

#### References

- 1. Lipson, M. Guiding, modulating, and emitting light on silicon—Challenges and opportunities. J. Light. Technol. 2005, 23, 4222–4238. [CrossRef]
- Vlasov, Y.A. Silicon photonics for next-generation computing systems. In Proceedings of the 34th European Conference on Optical Communication (ECOC 2008), Brussels, Belgium, 21–25 September 2008; paper Tu.1.A.1.
- Lee, B.G.; Bergmann, K. Silicon nano-photonic interconnection networks in multicore processor systems. In Proceedings of the Frontiers in Optics OSA Annual Meeting, Rochester, NY, USA, 19–23 October 2008; paper FTh S1.
- Thourhout, D.V.; Campenhout, J.V.; Baets, R.; Rojo-Romeo, P.; Regreny, P.; Seassal, C.; Binetti, P.; Leijtens, X.J.M.; Ntzel, R.; Smit, M.K.; et al. Photonic interconnect layer on CMOS. In Proceedings of the 33rd European Conference and Exhibition on Optical Communication (ECOC 2007), Berlin, Germany, 16–20 September 2007; paper 6.3.1.
- 5. Tsybeskov, L.; Lockwood, D.J.; Ichikawa, M. Silicon photonics: CMOS going optical. Proc. IEEE 2009, 97, 1161–1165. [CrossRef]
- 6. Shi, Y.; Zhang, Y.; Wan, Y.; Yu, Y.; Zhang, Y.; Hu, X.; Xiao, X.; Xu, H.; Zhang, L.; Pan, B. Silicon photonics for high-capacity data communications. *Photon. Res.* 2022, *10*, A106–A134. [CrossRef]
- Tsuchizawa, T.; Yamada, K.; Fukuda, H.; Watanabe, T.; Takahashi, J.; Takahashi, M.; Shoji, T.; Tamechika, E.; Itabashi, S.; Morita, H.; et al. Microphotonics devices based on silicon microfabrication technology. *IEEE J. Sel. Top. Quant. Electron.* 2005, 11, 232–240. [CrossRef]
- 8. Rani, P.; Kalra, Y.; Sinha, R.K. Design of all optical logic gates in photonic crystal waveguides. Optik 2015, 126, 950–955. [CrossRef]
- 9. Husko, C.; Vo, T.D.; Corcoran, B.; Li, J.; Krauss, T.; Eggleton, B. Ultracompact all-optical XOR logic gate in a slow-light silicon photonic crystal waveguide. *Opt. Express* **2011**, *19*, 20681–20690. [CrossRef] [PubMed]
- 10. Andalib, P.; Granpayeh, N. All-optical ultracompact photonic crystal AND gate based on nonlinear ring resonators. *J. Opt. Soc. Am. B* **2009**, *26*, 10–16. [CrossRef]
- 11. Jandieri, V.; Khomeriki, R.; Erni, D. Realization of true all-optical AND logic gate based on the nonlinear coupled air-hole type photonic crystal waveguide. *Opt. Express* **2018**, *26*, 19845–19853. [CrossRef]
- 12. Priya, N.H.; Swarnakar, S.; Krishna, S.V.; Kumar, S. Design and analysis of an optical three-input AND gate using a photonic crystal fiber. *Appl. Opt.* **2022**, *61*, 77–83.
- 13. Priya, N.H.; Swarnakar, S.; Krishna, S.V.; Kumar, S. Design and analysis of a photonic crystal-based all-optical 3-input OR gate for high-speed optical processing. *Opt. Quantum Electron.* **2021**, *53*, 720. [CrossRef]

- 14. Rao, D.G.S.; Swarnakar, S.; Palacharla, V.; Raju, K.S.R.; Kumar, S. Design of all-optical AND, OR, and XOR logic gates using photonic crystals for switching applications. *Photonic Netw. Commun.* **2021**, *41*, 109–118. [CrossRef]
- 15. Swarnakar, S.; Palacharla, V.; Muduli, A.; Kumar, S. Design and optimization of photonic crystal based all-optical logic gate with enhanced contrast ratio. *Opt. Quantum Electron.* **2023**, *55*, 623. [CrossRef]
- Rachana, M.; Swarnakar, S.; Babu, M.R.; Swetha, P.M.; Rangaiah, Y.P.; Krishna, S.V.; Kumar, S. Optimization of an all-optical 3-input universal logic gate with an enhanced contrast ratio by exploiting T-shaped photonic crystal waveguide. *App. Opt.* 2022, 61, 8162–8171. [CrossRef]
- Swarnakar, S.; Anguluri, S.P.K.; Alluru Sreevani, A.; Kumar, S. A novel structure of all-optical optimised NAND, NOR and XNOR logic gates employing a Y-shaped plasmonic waveguide for better performance and high-speed computations. *Opt. Quantum Electron.* 2022, 54, 530. [CrossRef]
- Ishizaka, Y.; Kawaguchi, Y.; Saitoh, K.; Koshiba, M. Design of ultracompact all-optical XOR and AND logic gates with low power consumption. Opt. Commun. 2011, 284, 3528–3533. [CrossRef]
- 19. Kita, S.; Nozaki, K.; Takata, K.; Shinya, A.; Notomi, M. Ultrashort low-loss Ψ gates for linear optical logic on Si photonics platform. *Commun. Phys.* **2020**, *3*, 33. [CrossRef]
- Zeng, S.; Zhang, Y.; Pun, E. Ultrasmall optical logic gates based on silicon periodic dielectric waveguides. *Photon. Nanostr. Fundam. Appl.* 2010, *8*, 32. [CrossRef]
- Cui, L.; Yu, L. Multifunctional logic gates based on silicon hybrid plasmonic waveguides. *Mod. Phys. Lett. B* 2018, 32, 1850008. [CrossRef]
- Kotb, A.; Zoiros, K.E.; Li, W. Silicon-on-silica waveguides-based all-optical logic gates at 1.55 μm. *Phys. Scr.* 2023, 98, 035517. [CrossRef]
- Gao, L.; Chen, L.; Wei, H.; Xu, H. Lithographically fabricated gold nanowire waveguides for plasmonic routers and logic gates. Nanoscale 2018, 10, 14771. [CrossRef]
- 24. Pan, D.; Wei, H.; Xu, H. Optical interferometric logic gates based on metal slot waveguide network realizing whole fundamental logic operations. *Opt. Express* **2013**, *21*, 9556. [CrossRef]
- Bian, Y.; Gong, Q. Compact all-optical interferometric logic gates based on one-dimensional metal-insulator-metal structures. *Opt. Commun.* 2014, 313, 27–35. [CrossRef]
- Al-Musawi, H.K.; Al-Janabi, A.K.; Al-Abassi, S.A.W.; Abusiba, N.A.A.; Al-Fatlawi, N.A.Q. Plasmonic logic gates based on dielectric-metal-dielectric design with two optical communication bands. *Optik* 2020, 223, 165416. [CrossRef]
- Yao, C.; Kotb, A.; Wang, B.; Singh, S.; Guo, C. All-optical logic gates using dielectric-loaded waveguides with quasi-rhombus metasurfaces. *Opt. Lett.* 2020, 45, 3769–3772. [CrossRef]
- Keshtkar, P.; Miri, M.; Yasrebi, N. Low power, high speed, all-optical logic gates based on optical bistability in graphene-containing compact microdisk resonators. *Appl. Opt.* 2021, 60, 7234–7242. [CrossRef]
- Kotb, A.; Guo, C. 100 Gb/s all-optical multifunctional AND, XOR, NOR, OR, XNOR, and NAND logic gates in a single compact scheme based on semiconductor optical amplifiers. *Opt. Laser Technol.* 2021, 137, 106828. [CrossRef]
- 30. Available online: www.lumerical.com/tcadproducts/fdtd/ (accessed on 31 December 2018).
- Smith, B.J.; Kundys, D.; Thomas-Peter, N.; Smith, P.G.R.; Walmsley, I.A. Phase-controlled integrated photonic quantum circuits. Opt. Express 2009, 17, 13516–13525. [CrossRef] [PubMed]
- 32. Wang, Y.; Tian, Z.; Li, Y.; Zhang, Z.; Wang, L.; Chen, Q. Phase customization in photonic integrated circuits with trimmed waveguides. *Opt. Lett.* **2022**, *47*, 5889–5892. [CrossRef] [PubMed]
- Li, M.; Li, C.; Chen, Y.; Feng, L.; Yan, L.; Zhang, Q.; Bao, J.; Liu, B.; Ren, X.; Jianwei Wang, J.; et al. On-chip path encoded photonic quantum Toffoli gate. *Photon. Res.* 2022, 10, 1533–1542. [CrossRef]
- Klauck, F.; Heinrich, M.; Szameit, A. Photonic two-particle quantum walks in Su–Schrieffer–Heeger lattices. *Photon. Res.* 2021, 9, A1–A7. [CrossRef]
- Zhang, Q.; Li, M.; Xu, J.; Lin, Z.; Yu, H.; Wang, M.; Fang, Z.; Cheng, Y.; Gong, Q.; Li, Y. Reconfigurable directional coupler in lithium niobate crystal fabricated by three-dimensional femtosecond laser focal field engineering. *Photon. Res.* 2019, 7, 503–507. [CrossRef]
- Anton, C.; Loredo, J.C.; Coppola, G.; Ollivier, H.; Viggianiello, N.; Harouri, A.; Somaschi, N.; Crespi, A.; Sagnes, I.; Lemaitre, A.; et al. Interfacing scalable photonic platforms: Solid-state based multi-photon interference in a reconfigurable glass chip. *Optica* 2019, 6, 1471–1477. [CrossRef]
- 37. Atzeni, S.; Rab, A.S.; Corrielli, G.; Polino, E.; Valeri, M.; Mataloni, P.; Spagnolo, N.; Crespi, A.; Sciarrino, F.; Osellame, R. Integrated sources of entangled photons at the telecom wavelength in femtosecond-laser-written circuits. *Optica* **2018**, *5*, 311–314. [CrossRef]
- Wei, D.; Wang, C.; Wang, H.; Hu, X.; Wei, D.; Fang, X.; Zhang, Y.; Wu, D.; Hu, Y.; Li, J.; et al. Experimental demonstration of a three-dimensional lithium niobate nonlinear photonic crystal. *Nat. Photon.* 2018, *12*, 596–600. [CrossRef]
- Rizzo, A.; Dave, U.; Novick, A.; Freitas, A.; Roberts, S.P.; James, A.; Lipson, M.; Bergman, K. Fabrication-robust silicon photonic devices in standard sub-micron silicon-on-insulator processes. *Opt. Lett.* 2023, 48, 215–218. [CrossRef]
- 40. Marshall, G.D.; Politi, A.; Matthews, J.C.F.; Dekker, P.; Ams, M.; Withford, M.J.; O'Brien, J.L. Laser written waveguide photonic quantum circuits. *Opt. Express* **2009**, *17*, 12546–12554. [CrossRef]
- 41. Xu, Q.; Lipson, M. All-optical logic based on silicon micro-ring resonators. Opt. Express 2007, 15, 924–929. [CrossRef]
- 42. Crisp, J.; Elliott, B. Introduction to Fiber Optics, 3rd ed.; Elsevier: Amsterdam, The Netherlands, 2005.

- 43. Vercruysse, D.; Sapra, N.V.; Su, L.; Trivedi, R.; Vučković, J. Analytical level set fabrication constraints for inverse design. *Sci. Rep.* **2019**, *9*, 8999. [CrossRef]
- Molesky, S.; Lin, Z.; Piggott, A.Y.; Jin, W.; Vucković, J.; Rodriguez, A.W. Outlook for inverse design in nanophotonics. *Nat. Photon.* 2018, 12, 659–670. [CrossRef]
- 45. Lu, J.; Vuckovic, J. Nanophotonic Computational Design. Opt. Express 2013, 21, 7748–7759. [CrossRef]
- 46. Jensen, J.S.; Sigmund, O. Topology optimization for nano-photonics. Laser Photon. Rev. 2011, 5, 308–321. [CrossRef]
- Shen, B.; Wang, P.; Polson, R.; Menon, R. Integrated metamaterials for efficient and compact free-space-to-waveguide coupling. Opt. Express 2014, 22, 27175–27182. [CrossRef] [PubMed]
- Piggott, A.Y.; Lu, J.; Lagoudakis, K.G.; Petykiewicz, J.; Babinec, T.M.; Vučković, J. Inverse design and demonstration of a compact and broadband on-chip wavelength demultiplexer. *Nat. Photon.* 2015, *9*, 374–377. [CrossRef]
- Shen, B.; Wang, P.; Polson, R.; Menon, R. An integrated-nanophotonics polarization beam splitter with 2.4 × 2.4 μm<sup>2</sup> footprint. *Nat. Photon.* 2015, *9*, 378–382. [CrossRef]
- Sell, D.; Yang, J.; Doshay, S.; Yang, R.; Fan, J.A. Large-Angle, Multifunctional Metagratings Based on Freeform Multimode Geometries. *Nano Lett.* 2017, 17, 3752–3757. [CrossRef] [PubMed]
- Yu, Z.; Cui, H.; Sun, X. Genetically optimized on-chip wideband ultracompact refectors and Fabry–Perot cavities. *Photon. Res.* 2017, 5, B15–B19. [CrossRef]
- 52. Su, L.; Piggott, A.Y.; Sapra, N.V.; Petykiewicz, J.; Vučković, J. Inverse Design and Demonstration of a Compact on-Chip Narrowband Tree-Channel Wavelength Demultiplexer. *ACS Photon.* **2018**, *5*, 301–305. [CrossRef]
- 53. Sitawarin, C.; Jin, W.; Lin, Z.; Rodriguez, A.W. Inverse-designed photonic fbers and metasurfaces for nonlinear frequency conversion. *Photon. Res.* **2018**, *6*, 82–89. [CrossRef]
- 54. Pestourie, R.; Pérez-Arancibia, C.; Lin, Z.; Shin, W.; Capasso, F.; Johnson, S.G. Inverse design of large-area metasurfaces. *Opt. Express* **2018**, *26*, 33732–33747. [CrossRef]
- 55. Wang, J.; Shi, Y.; Hughes, T.; Zhao, Z.; Fan, S. Adjoint-based optimization of active nanophotonic devices. *Opt. Express* **2018**, *26*, 3236–3248. [CrossRef]
- 56. Donzella, V.; Sherwali, A.; Flueckiger, J.; Grist, S.M.; Fard, S.T.; Chrostowski, L. Design and fabrication of SOI micro-ring resonators based on sub-wavelength grating waveguides. *Opt. Express* **2015**, *23*, 4791–4803. [CrossRef] [PubMed]
- Fu, Y.; Hu, X.; Lu, C.; Yue, S.; Yang, H.; Gong, Q. All-optical logic gates based on nanoscale plasmonic slot waveguides. *Nano Lett.* 2012, 12, 5784–5790. [CrossRef] [PubMed]

**Disclaimer/Publisher's Note:** The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.