



# Article Simulation Studies on Single-Event Effects and the Mechanisms of SiC VDMOS from a Structural Perspective

Tao Liu<sup>1</sup>, Yuan Wang<sup>1</sup>, Rongyao Ma<sup>1</sup>, Hao Wu<sup>1,2</sup>, Jingyu Tao<sup>1</sup>, Yiren Yu<sup>1</sup>, Zijun Cheng<sup>1</sup> and Shengdong Hu<sup>1,\*</sup>

- <sup>1</sup> School of Microelectronics and Communication Engineering, Chongqing University, Chongqing 400044, China; lioutau@163.com (T.L.); wangyuan3219@163.com (Y.W.); jytao859@163.com (J.T.); yirenyu2000@163.com (Y.Y.); czj00125@163.com (Z.C.)
- <sup>2</sup> Science and Technology on Analog Integrated Circuit Laboratory, Chongqing 401332, China

\* Correspondence: hushengdong@hotmail.com

Abstract: The single-event effect reliability issue is one of the most critical concerns in the context of space applications for SiC VDMOS. In this paper, the SEE characteristics and mechanisms of the proposed deep trench gate superjunction (DTSJ), conventional trench gate superjunction (CTSJ), conventional trench gate (CT), and conventional planar gate (CT) SiC VDMOS are comprehensively analyzed and simulated. Extensive simulations demonstrate the maximum SET current peaks of DTSJ-, CTSJ-, CT-, and CP SiC VDMOS, which are 188 mA, 218 mA, 242 mA, and 255 mA, with a bias voltage  $V_{\rm DS}$  of 300 V and LET = 120 MeV·cm<sup>2</sup>/mg, respectively. The total charges of DTSJ-, CTSJ-, CT-, and CP SiC VDMOS collected at the drain are 320 pC, 1100 pC, 885 pC, and 567 pC, respectively. A definition and calculation of the charge enhancement factor (CEF) are proposed. The CEF values of DTSJ-, CTSJ-, CT-, and CP SiC VDMOS are 43, 160, 117, and 55, respectively. Compared with CTSJ-, CT-, and CP SiC VDMOS, the total charge and CEF of the DTSJ SiC VDMOS are reduced by 70.9%, 62.4%, 43.6% and 73.1%, 63.2%, and 21.8%, respectively. The maximum SET lattice temperature of the DTSJ SiC VDMOS is less than 2823 K under the wide operating conditions of a drain bias voltage  $V_{\rm DS}$  ranging from 100 V to 1100 V and a LET value ranging from 1 MeV cm<sup>2</sup>/mg to 120 MeV·cm<sup>2</sup>/mg, while the maximum SET lattice temperatures of the other three SiC VDMOS significantly exceed 3100 K. The SEGR LET thresholds of DTSJ-, CTSJ-, CT-, and CP SiC VDMOS are approximately 100 MeV·cm<sup>2</sup>/mg, 15 MeV·cm<sup>2</sup>/mg, 15 MeV·cm<sup>2</sup>/mg, and 60 MeV·cm<sup>2</sup>/mg, respectively, while the value of  $V_{\text{DS}}$  = 1100 V.

**Keywords:** silicon carbide (SiC); vertical diffuse metal-oxide-semiconductor field transistor (VDMOS); trench; superjunction (SJ); single-event effect (SEE); single-event transient (SET); single-event burnout (SEB); single-event gate rupture (SEGR); linear energy transfer (LET); charge enhancement factor (CEF)

# 1. Introduction

Recently, silicon carbide (SiC) power devices have gained more and more popularity in the automotive, renewable energy, high-speed railway, and aerospace industries, due to their outstanding comprehensive characteristics, such as a higher breakdown voltage (BV), higher thermal conductivity, lower specific ON-resistance ( $R_{on,sp}$ ), and so on [1,2], compared with silicon power devices. The SiC vertical diffuse metal-oxide-semiconductor field transistor (VDMOS) is one of the most widely used power devices, due to its merits of high input impedance, fast switching, easy driving, etc.

The power device is one of the most indispensable components in aerospace systems. SiC material is regarded as one of the best candidates for aerospace applications due to its higher electron-hole pair generation energy of 7.8–9 eV and higher displacement energy of 20–35 eV, compared with its silicon counterparts (3.6 eV and 13–20 eV, respectively) [3]. However, heavy ion, neutron, and proton irradiations have demonstrated that SiC power devices (Schottky diodes, MOSFETs, and insulated-gate bipolar transistors) are highly susceptible to heavy ion or particle irradiation, which may cause catastrophic damage such as



**Citation:** Liu, T.; Wang, Y.; Ma, R.; Wu, H.; Tao, J.; Yu, Y.; Cheng, Z.; Hu, S. Simulation Studies on Single-Event Effects and the Mechanisms of SiC VDMOS from a Structural Perspective. *Micromachines* **2023**, *14*, 1074. https://doi.org/10.3390/ mi14051074

Academic Editor: Maurizio Casalino

Received: 12 April 2023 Revised: 8 May 2023 Accepted: 8 May 2023 Published: 18 May 2023



**Copyright:** © 2023 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/). single-event burnout (SEB) [4–10] and single-event gate rupture (SEGR) [11]. Experiments have demonstrated that neutrons could induce SEB failure in SiC VDMOS and that failures are dependent on reverse-gate bias [12–14]. Heavy ion irradiation could also lead to leakage current in SiC VDMOS via heavy ion irradiation [15–17]. Protons could also trigger SEB in the SiC VDMOS [8].

The SEB mechanisms have gradually gained more and more interest over the past few years in the context of parasitic bipolar junction transistor turn-on mechanisms, their contributions to SEB having been reported in several studies [5,18]. Nonetheless, in contrast to silicon power devices, research studies on SEE and the mechanism of SiC VDMOS are relatively few; in general, such extensive research is essential and worthwhile.

The reported studies primarily focused on 1200 V SiC VDMOS [5,9,13,15]. The singleevent effect (SEE) mechanisms of novel structure deep-trench SiC VDMOS proposed by the authors with a BV exceeding 2500 V, another two kinds of conventional trench structures with a BV exceeding 2000 V, and a conventional planar structure with a BV of 1200 V are comparatively investigated in this paper.

The device structures and basic performances are simulated and summarized in Section 2. The single-event transient (SET) current, lattice temperature mechanisms and electric field are simulated and analyzed in Section 3, where the research results are also presented. Our conclusions are offered in Section 4.

#### 2. Device Structures and Performances

The cross-sectional half-cell of the DTSJ SiC VDMOS proposed by the authors of [19], CTSJ SiC VDMOS, CT SiC VDMOS, and CP SiC VDMOS, as shown in Figure 1, are selected for SEE investigation. The primary geometry and doping parameters for each SiC VDMOS are listed in Table 1. The epitaxial thickness of DTSJ SiC VDMOS is designed to be 18  $\mu$ m, targeting a BV of 2500 V, then the epitaxial thickness of the other three structures of SiC VDMOS is also chosen to be 18  $\mu$ m for comparison. The N-pillar and P-pillar have the same width and doping concentration in the superjunction (SJ) structure to ensure charge balance and achieve the maximum BV [20,21]. The doping concentration in the epitaxial layer for each SiC VDMOS is optimized by maximizing the figure of merit (FOM, defined as  $BV^2/R_{on,sp}$ , where  $R_{on,sp}$  is defined as  $W \times 1 \,\mu m \times V_{DS}/I_{DS}$ , and  $V_{DS} = 5 \,V$  is chosen, based on the consideration of the large signal condition in switching mode for VDMOS), as shown in Figure 2; the simulation results show the downward parabola relationship between FOM and doping concentration. In addition, it clearly demonstrates that the DTSJ SiC VDMOS has the highest FOM and BV and the lowest R<sub>on,sp</sub>. The optimized doping concentration in the drift or SJ of DTSJ-, CTSJ-, CT-, and CP SiC VDMOS is  $5.6 \times 10^{16}$  cm<sup>-3</sup>,  $2.8 \times 10^{16}$  cm<sup>-3</sup>,  $5.2 \times 10^{15}$  cm<sup>-3</sup>, and  $7 \times 10^{15}$  cm<sup>-3</sup>, respectively. The doping concentration of CP SiC VDMOS is higher than that of CT SiC VDMOS, to obtain a reasonable Ron, sp.



**Figure 1.** Cross-sectional schematics of the half-cell for (**a**) DTSJ-, (**b**) CT SJ-, (**c**) CT-, and (**d**) CP SiC VDMOS.

| Parameters                                                                     | DTSJ-               | CTSJ-              | CT-                 | CP-               |
|--------------------------------------------------------------------------------|---------------------|--------------------|---------------------|-------------------|
| Width of half-cell ( <i>W</i> , μm)                                            | 3                   | 3                  | 3                   | 3                 |
| Thickness of oxide ( $T_{ox}$ , $\mu m$ )                                      | 0.05                | 0.05               | 0.05                | 0.05              |
| Thickness of N-drift region ( $T_{epi}$ , $\mu m$ )                            | 18                  | 18                 | 18                  | 18                |
| Thickness of P-body region ( $T_{body}$ , $\mu m$ )                            | 1.5                 | 1.5                | 1.5                 | 1.5               |
| Width of P-pillar region (W <sub>si</sub> , µm)                                | 1                   | 1.5                |                     | —                 |
| Width of N-pillar region ( $W_{si}$ , $\mu$ m)                                 | 1                   | 1.5                | _                   | _                 |
| Thickness of N+ substrate region $(T_{sub}, \mu m)$                            | 2                   | 2                  | 2                   | 2                 |
| Doping concentration of P-body contact region (cm <sup>-3</sup> )              | $1 	imes 10^{19}$   | $1	imes 10^{19}$   | $1 \times 10^{19}$  | $1 	imes 10^{19}$ |
| Doping concentration of N+ source region $(cm^{-3})$                           | $1 	imes 10^{19}$   | $1 	imes 10^{19}$  | $1 \times 10^{19}$  | $1 	imes 10^{19}$ |
| Doping concentration of $P_{well}$<br>region ( $P_{well}$ , cm <sup>-3</sup> ) | $1 	imes 10^{17}$   | $1 \times 10^{17}$ | $1 \times 10^{17}$  | $1 	imes 10^{17}$ |
| Doping concentration of N/P-pillar region ( $N_{sj}$ , cm <sup>-3</sup> )      | $5.6 	imes 10^{16}$ | $2.8	imes10^{16}$  | —                   | _                 |
| Doping concentration of N-drift region $(N_d, \text{ cm}^{-3})$                | —                   | —                  | $5.2 	imes 10^{15}$ | $7	imes 10^{15}$  |
| Doping concentration of N+ substrate $(N_{sub}, \text{ cm}^{-3})$              | $1 	imes 10^{19}$   | $1	imes 10^{19}$   | $1 	imes 10^{19}$   | $1 	imes 10^{19}$ |

Table 1. Structure parameters of the optimized SiC VDMOS devices.



**Figure 2.** The BV, FOM, and *R*<sub>on,sp</sub>, depending on doping concentration, in the SJ or N- drift region of the DTSJ–, CTSJ–, CT–, and CP SiC VDMOS.

The breakdown characteristics of the four SiC VDMOS devices are given in Figure 3a. The BV of DTSJ-, CTSJ-, CT-, and CP SiC VDMOS are 2510 V, 2405 V, 2255 V, and 1248 V, respectively. The output characteristic  $I_{ds}$ - $V_{ds}$ , with a fixed gate bias voltage,  $V_{GS}$ , of 20 V and a drain bias voltage  $V_{DS}$  ranging from 0 to 5 V, is given in Figure 3b; the ON-resistance at a  $V_{DS} = 5$  V of DTSJ-, CTSJ-, CT-, and CP SiC VDMOS are 1.19 m $\Omega$ ·cm<sup>2</sup>, 1.42 m $\Omega$ ·cm<sup>2</sup>, 2.38 m $\Omega$ ·cm<sup>2</sup>, and 11.00 m $\Omega$ ·cm<sup>2</sup>, respectively. The FOM of DTSJ-, CTSJ-, CT-, and CP SiC VDMOS are 5294 MW·cm<sup>2</sup>, 4073 MW·cm<sup>2</sup>, 2136 MW·cm<sup>2</sup>, and 141 MW·cm<sup>2</sup>, respectively.



**Figure 3.** The optimized DC characteristics of the DTSJ-, CTSJ-, CT-, and CP SiC VDMOS. The breakdown criterion is that the drain-source current  $I_{ds}$  equals  $1nA/\mu m$ . (a) Off-state ( $V_{gs} = 0$  V), (b) on-state ( $V_{gs} = 20$  V).

#### 3. Results and Discussion

## 3.1. SEE Simulation Setups and Models

In this work, the simulations show that the lattice temperature significantly influences the SET current. As shown in Figure 4a, the simulated SET current of the CP SiC VDMOS increases immediately after heavy ions strike the device, with a drain bias voltage  $V_{\rm DS}$  of 500 V, a linear energy transfer (LET) of 120 MeV  $cm^2/mg$ , and an ion penetration depth of 20 µm, without the lattice temperature being taken into consideration. It then rapidly reaches a steady current of approximately 1.15 A. In contrast, the SET current behaves according to the double exponential law when the lattice temperature is involved in the simulation. First, the SET current increases rapidly and achieves a peak value of 300 mA within 200 pS, which is somewhat consistent with the heavy ion measurement results in terms of magnitude [12], then it decays exponentially. As shown in Figure 4b, the impact ionization rate with the lattice temperature turned on is larger than when the lattice temperature is turned off. Meanwhile, as shown in Figure 4c, electron mobility when the lattice temperature is turned on is also slower than that without the lattice temperature being involved. The electron mobility keeps almost constant at 150 cm<sup>2</sup>/V·S in the whole drift region without the involvement of lattice temperature, while the electron mobility varies exponentially with vertical distance and decreases to less than 30 cm<sup>2</sup>/V·S near the interface of drift and substrate, which causes the velocity of the carriers to decrease dramatically with an increase in lattice temperature; as a consequence, the total terminal current decreases. This demonstrates that the lattice temperature must be considered in the SEE simulation of SiC VDMOS with TCAD tools.



**Figure 4.** Simulated SEE characteristics of CP SiC VDMOS when the lattice temperature model is turned on and off: (a) single-event transient current  $I_{ds}$ ; (b) impact ionization rate; (c) electron mobility.

In a word, for accurate simulation purposes, models of carrier generation and recombination (SRH, Auger), mobility (DopingDependence, HighFieldSaturation, Enormal), lattice temperature, avalanche multiplication (OkutoCrowell), and thermal effects should all be taken into consideration in the SEE simulation of a SiC VDMOS, using the Sentaurus TCAD tool.

The heavy ion model embedded in the Sentaurus TCAD tool is shown in Figure 5. As shown in Figure 5a,  $l_{max}$  is the length of the ion track. The e-h pair generation rate is defined using Formulas (1) and (2), where R(w) and T(t) are functions describing the spatial and temporal variations of the generation rate, and  $G_{LET}(l)$  is the linear energy transfer generation density [22].

$$G(l, w, t) = G_{LET}(l)R(w, l)T(t)(l < l_{max})$$

$$\tag{1}$$

$$G(l, w, t) = 0(l > l_{max})$$
 (2)



**Figure 5.** A heavy ion model using the Sentaurus TCAD tool: (**a**) parameters of the ion penetrating device; (**b**) heavy ion model example.

An example is shown in Figure 5b; the spatial distribution is Gaussian, the unit of  $LET_f$  is pC/µm, the unit of LET is MeV·cm<sup>2</sup>/mg, and the conversion relationship between  $LET_f$  and LET is given in Formula (3).

$$LET_f = 0.007 \times LET \tag{3}$$

The SEE simulation involves the heavy ion striking locations, direction, energy, the species of heavy ion, as well as the bias voltage on the device. As shown in Figure 6a,b, three regions, comprising body contact (A), source (B), and oxide (C), are chosen as the ion-striking locations for the trench gate devices. As shown in Figure 6b, four regions, comprising body contact (A), source (B), channel (D), and JFET region (C), are chosen as the heavy ion striking locations for planar one. The incidence of heavy ions is considered to be normal, for extensive simulation convenience. The simulation matrix for the bias voltage and LET is shown in Figure 6d; the bias voltage on SiC VDMOS is the same as in the BV simulation shown in Figure 6c, namely,  $V_G = V_S = 0$ , where the drain bias voltage  $V_{DS}$  ranges from 100 V to 1100 V with a step of 200 V, the LET ranges from 1 MeV·cm<sup>2</sup>/mg, 3 MeV·cm<sup>2</sup>/mg. It needs to be pointed out that small LET values of 1 MeV·cm<sup>2</sup>/mg, 3 MeV·cm<sup>2</sup>/mg, 6 MeV·cm<sup>2</sup>/mg, 9 MeV·cm<sup>2</sup>/mg, and 12 MeV·cm<sup>2</sup>/mg are chosen for the SEB threshold simulation.



**Figure 6.** SEE simulation setups: (**a**) ion striking locations for the trench gate SiC VDMOS; (**b**) ion striking locations for the planar gate SiC VDMOS; (**c**) bias voltage for VDMOS; (**d**) the LET and drain bias matrix.

# 3.2. Model Validation by Comparison with Heavy Ion Experiment Results

To validate the TCAD model, the TCAD simulated SEB-threshold  $V_{\rm DS}$  voltages for 1200 V CP SiC VDMOS were compared with the heavy ion results measured by Witulki [5], Lauenstein [9,10], and Pengwei Li [15], as shown in Figure 7. The BV of all the samples for the heavy ion test is about 1200 V and all the samples are of the planar gate SiC VDMOS. The ion species exploited in the heavy ion test include B, N, Ne, Ar, Cu, Kr, Ag, and Xe, and the corresponding LETs of the ions are approximately 1 MeV·cm<sup>2</sup>/mg, 2 MeV·cm<sup>2</sup>/mg, 3.9 MeV·cm<sup>2</sup>/mg, 10 MeV·cm<sup>2</sup>/mg, 23 MeV·cm<sup>2</sup>/mg, 40 MeV·cm<sup>2</sup>/mg, 49 MeV·cm<sup>2</sup>/mg, and 73 MeV·cm<sup>2</sup>/mg. Thus, the SEB-threshold  $V_{\rm DS}$  voltages with LETs exploited in the experiments for 1200 V CP SiC VDMOS were simulated; the simulated results are shown as a solid blue line in Figure 7. The SEB threshold  $V_{\rm DS}$  voltage declines rapidly with an LET value of less than 10 MeV·cm<sup>2</sup>/mg and decreases gradually with an LET value larger than 10 MeV·cm<sup>2</sup>/mg, which is similar to the simulation performed by Witulki [5].



**Figure 7.** Comparison of the SEB threshold  $V_{DS}$  voltage for 1200 V CP SiC VDMOS between the TCAD simulation and the heavy ion experiment results: striking location of X = 2 µm for the simulation, with measured results from Witulki [5], Lauenstein [9,10], and Pengwei Li [15].

The SEB threshold  $V_{\text{DS}}$  voltages for the B and Ar ion striking were about 1100 V and 600 V, as taken from Witulki [5], while the simulated ones were 1190 V and 680 V, and the relative error tolerances were less than 15%. The SEB threshold  $V_{\text{DS}}$  voltages for Cu and Xe ion striking were about 550 V and 600 V, as taken from Lauenstein [9,10], while the simulated ones were 675 V and 658 V and the relative error tolerances were less than 20%.

There are certain deviations between the simulation results and measured results because of the differences in epitaxial thickness, doping concentration, etc. The geometric and doping parameters of these commercial devices are not available publicly.

The TCAD simulation results agree with some of the heavy ion experimental results to some extent, indicating that the TCAD model works effectively.

#### 3.3. SET Current and Mechanisms

The physical process involving energetic heavy ions or particles interacting with a device can be conceptually understood with the help of Figure 8. It is generally recognized that four steps happen when a heavy ion or a particle strikes the VDMOS, as illustrated in

Figure 8. Firstly, the heavy ion or particle penetrates the device and collides with the lattice, atoms, and other carriers; the energy decreases gradually and is transferred into the device concurrently. The energy loss is defined using linear energy transfer (LET: MeV/mg/cm<sup>2</sup> or MeV·cm<sup>2</sup>/mg), as shown in Figure 8a. Secondly, a considerable number of electron and hole pairs (e-h pairs) are produced along the trajectory of the heavy ion or particle; the quantity of the e-h pairs is closely correlated with the species, range, energy, and incidence angle of the heavy ion or particle, as shown in Figure 8b. Thirdly, the induced e-h pairs drift under the electric field *E* from the reverse bias voltage of the drain, and electrons move toward the drain region and holes toward the source region, as shown in Figure 8c. Finally, the induced electrons are collected at the drain, and the holes collected at the source, causing an additional electric field, *E*<sub>ADD</sub>, equivalently, further disturb the potential of the drain. Consequently, this may trigger the conduction of BJT or SCR structures in power devices and result in catastrophic single–event burnout [6,23].



**Figure 8.** The concept of the SEE effect in VDMOS: (**a**) energy loss and transfer; (**b**) generation of e–h pairs; (**c**) e-h pairs drift; (**d**) electrons collected at the drain side and holes collected on the source side.

The simulated SET current pulse results, with an ion striking location X of  $1.5 \,\mu$ m, a LET of 60 MeV·cm<sup>2</sup>/mg,  $V_{\rm DS}$  of 300 V, and a penetration depth ranging from 0.5  $\mu$ m to 20 µm, are shown in Figure 9. The SET current increases immediately after the ion strikes in several picoseconds, then it decreases. The width of the pulse is typically from tens of picoseconds to several nanoseconds. Both the pulse width and the SET current pulse peak increase with the heavy ion penetration depth, the peak value attaining as high as 150 mA with an ion depth of 20  $\mu$ m. Interestingly, there is a plateau with a depth ranging from 3 to 10  $\mu$ m, while the SET current decreases steeply for a depth larger than 15  $\mu$ m. This phenomenon can be explained by gaining an insight into the characteristics of electrons and holes, as shown in Figures 10 and 11. Both the induced e-h densities are  $6.5 \times 10^{18} / \text{cm}^2$ along the ion trajectory for depths of 0.5  $\mu$ m and 1.2  $\mu$ m, which corresponds to the heavy ion striking directly in the body region. In contrast, the induced e-h pair density ranges from  $4 \times 10^{18}$  /cm<sup>2</sup> to  $8.8 \times 10^{18}$  /cm<sup>2</sup> in the whole drift region for a depth of 20  $\mu$ m. The velocities of the electrons are approximately  $1 \times 10^6$  cm/S,  $1 \times 10^6$  cm/S,  $1.6 \times 10^{17}$  cm/S for depths of 0.5  $\mu$ m, 1.2  $\mu$ m, and 20  $\mu$ m, respectively. The velocities of the holes are approximately  $1 \times 10^5$  cm/S,  $1 \times 10^5$  cm/S, and  $3 \times 10^{16}$  cm/S for depths of 0.5  $\mu$ m, 1.2 µm, and 20 µm, respectively. According to the current density law of semiconductors, the SET current should be largest for a depth of 20  $\mu$ m.



**Figure 9.** The DTSJ SiC VDMOS SET current simulation results under the conditions of a fixed drain bias voltage  $V_{\text{DS}}$  of 300 V, an ion striking location X = 1.5  $\mu$ m, a LET of 60 MeV·cm<sup>2</sup>/mg, and a penetration depth ranging from 0.5  $\mu$ m to 20  $\mu$ m.



**Figure 10.** DTSJ SiC VDMOS cross-section of the electron properties in location  $X = 1.5 \mu m$  with different ion penetration depths of 1.2  $\mu m$ , 5  $\mu m$ , and 20  $\mu m$ : (**a**) electron density; (**b**) electron velocity.



**Figure 11.** DTSJ SiC VDMOS cross-section of hole properties in location  $X = 1.5 \mu m$  with ion penetration depths of 1.2  $\mu m$ , 5  $\mu m$ , and 20  $\mu m$ : (**a**) hole density; (**b**) hole velocity.

Logically, the charge generated by heavy ion striking should be linearly dependent on ion properties, such as LET, energy, incidence direction, penetration depth, and the internal electric field from reverse bias voltage. However, due to the synergistic effect of the semiconductor's periodic potential field, carrier generation and recombination, and external bias voltage, in fact, the charge collected at the high drain bias or LET is much greater than expected and can be defined as SEE charge enhancement.

A large electric field, *E*, exits in the drift region with a drain reverse bias voltage; the induced e-h pairs drift along the electric field, the speed of which is growing faster and faster, the accelerated e-h pairs collide with lattice or other carriers, and more and more electrons and holes are further generated in this procedure. In this cycled process, numerous electrons and holes are generated via avalanche multiplication. As shown in Figure 12, the total charge generated by the heavy ions linearly increases with depth; the total charge increase is not always linear but is exponential since the LET value is larger than  $15 \text{ MeV} \cdot \text{cm}^2/\text{mg}$ .



Figure 12. Cont.



**Figure 12.** The quantity of charge collected at the drain, versus the heavy ion penetration depth, with an LET value of 15 MeV·cm<sup>2</sup>/mg of: (a) DTSJ SiC VDMOS; (b) CTSJ SiC VDMOS; (c) CT SiC VDMOS; (d) CP SiC VDMOS.

In this work, in order to characterize the e-h pairs avalanche multiplication quantitatively, the charge enhancement factor (*CEF*) of e-h pairs is defined as follows:

$$CEF = \frac{Q_{simulated} - Q_{Linear,extra}}{Q_{Linear,extra}}$$
(4)

where  $Q_{simulated}$  denotes the total charge collected at the drain terminal by an integral of the current, and  $Q_{Linear,extra}$  represents the total charge obtained by linear extrapolation, as illustrated in Figure 12.

The total charge-generated dependence on heavy ion penetration depth for DTSJ–, CTSJ–, CT–, and CP SiC VDMOS is shown in Figure 12a–d, with an ion striking location, X, of 1.5  $\mu$ m, an LET value of 60 MeV·cm<sup>2</sup>/mg, and a drain bias voltage  $V_{DS}$  of 300 V. For a depth of 20  $\mu$ m, the total charges collected at the drain for DTSJ–, CTSJ–, CT–, and CP SiC VDMOS are 320 pC, 1100 pC, 885 pC, and 567 pC, respectively. Meanwhile, the charge enhancement factors for DTSJ–, CTSJ–, CT–, and CP SiC VDMOS are 43, 160, 117, and 55, respectively.

#### 3.4. Sensitive Volume Analysis

Assuming a heavy ion penetration depth of 1.5  $\mu$ m, a drain bias voltage  $V_{DS}$  of 300 V, and an LET value ranging from 1 MeV·cm<sup>2</sup>/mg to 120 MeV·cm<sup>2</sup>/mg, the simulated SET currents of four SiC VDMOS are shown in Figure 13. The SET current feature for four SiC VDMOS is a plateau in the current pulse.

As shown in Figure 13a, the pulse widths of the DTSJ SiC VDMOS are approximately 1.1 nS, and 0.6 nS for a striking location at the source (X = 1.5  $\mu$ m) and P-body (X = 0.5  $\mu$ m); the mean currents in the plateau are about 0.8 mA and 0.78 mA for striking locations at the source (X = 1.5  $\mu$ m) and P-body (X = 0.5  $\mu$ m). In contrast, the pulse width is less than 0.3 nS for the striking location at the gate (X = 2.5  $\mu$ m).

As shown in Figure 13b, the pulse widths of the CTSJ SiC VDMOS are approximately 1.1 nS, and 0.7 nS for a striking location at the source (X = 1.8  $\mu$ m) and P-body (X = 0.5  $\mu$ m), while the mean currents in the plateau are about 0.8 mA and 0.6 mA for striking locations



at the source (X = 1.5  $\mu$ m) and P-body (X = 0.5  $\mu$ m). In contrast, the pulse width is less than 0.3 nS for the striking location at the gate (X = 2.5  $\mu$ m).

**Figure 13.** The SET current versus the different striking locations and LETs, with a fixed penetration depth of 1.5  $\mu$ m and a drain bias voltage  $V_{DS}$  of 300 V for (a) DTSJ-, (b) CTSJ-, (c) CT-, and (d) CP SiC VDMOS.

As shown in Figure 13c, the pulse widths of the CT SiC VDMOS are approximately 1.7 nS, and 1.15 nS for a striking location at the source (X = 1.5  $\mu$ m) and P-body (X = 0.5  $\mu$ m), while the mean currents in the plateau are about 0.7 mA and 0.7 mA for striking locations at the source (X = 1.5  $\mu$ m) and P-body (X = 0.5  $\mu$ m). The pulse width is less than 0.1 nS for the striking location at the gate (X = 2.5  $\mu$ m).

As shown in Figure 13d, the pulse widths of CP SiC VDMOS are approximately 1.3 nS, 2.2 nS, 3.4 nS, and 3.3 nS for the striking locations at the P-body (X = 0.4  $\mu$ m), source (X = 1.2  $\mu$ m), channel (X = 2  $\mu$ m), and JFET region (X = 2.7  $\mu$ m), respectively, while the mean currents in the plateau are all about 0.93 mA for the striking locations at the P-body (X = 0.4  $\mu$ m), source (X = 1.2  $\mu$ m), channel (X = 2  $\mu$ m), and JFET region (X = 2.7  $\mu$ m), respectively.

According to the simulation, the volumes under the source are more sensitive than those for the trench gate SiC VDMOS, while those under the trench gate are the least sensitive. The volume in the channel region is the most sensitive for the planar gate SiC VDMOS, while the volumes under the source region are the most sensitive for the trench gate SiC VDMOS.

Anyway, compared with the trench structure devices, the whole device of the planar structure SiC VDMOS is relatively more susceptible to heavy ion radiation.

At a heavy ion penetration depth of 20  $\mu$ m, drain bias voltage  $V_{DS}$  of 300 V, and LET ranging from 1 MeV·cm<sup>2</sup>/mg to 120 MeV·cm<sup>2</sup>/mg, the simulated SET current of four SiC VDMOS samples are shown in Figure 14. Firstly, as far as the DTSJ SiC VDMOS is concerned, the most sensitive regions are the under-body contact (X = 0.5  $\mu$ m) and source (X = 1.5  $\mu$ m), the SET current exceeds 150 mA and is less than 200 mA, with an LET value larger than 15 MeV·cm<sup>2</sup>/mg, the region under oxide (X = 2.5  $\mu$ m) is less sensitive, and the SET current is almost zero. Secondly, for CTSJ SiC VDMOS, it seems that all regions are more sensitive, with a higher LET that is larger than 15 MeV·cm<sup>2</sup>/mg, while the SET current exceeds 180 mA and is less than 220 mA. In addition, all the regions in both CT– and CP SiC VDMOS are similar to CTSJ SIC VDMOS when the energetic heavy ion LET is larger than 15 MeV·cm<sup>2</sup>/mg. Thirdly, the feature for four kinds of devices is that the LET threshold, defined as the point where the SET current sharply rises, is approximately 15 MeV·cm<sup>2</sup>/mg.



**Figure 14.** The SET current at different striking locations and LET, with a fixed penetration depth of 20  $\mu$ m and a fixed drain bias voltage  $V_{DS}$  of 300 V for (**a**) DTSJ-, (**b**) CTSJ-, (**c**) CT-, and (**d**) CP SiC VDMOS.

Based on the above simulation results, it could be inferred that the SET current for the trench gate device is less than that of the conventional planar device, while the SET current for the SJ device is slower than that of the non-SJ device; thus, the proposed novel DTSJ SiC VDMOS has the best SET current characteristics.

## 3.5. SEB and Thermal Analysis

The simulated SET lattice temperature evolution over time of DTSJ SiC VDMOS, with a heavy ion striking location X = 1.5  $\mu$ m, LET of 60 MeV·cm<sup>2</sup>/mg, drain bias voltage V<sub>DS</sub> of 300 V, and a penetration depth ranging from 0.5 µm to 20 µm, are shown in Figure 15. As with the SET current, the lattice temperature also behaves in the same way as in the double exponential law. The lattice temperature peak is less than 350 K when the depth is less than 5  $\mu$ m, it is less than 550 K when the depth is less than 15  $\mu$ m, and the peak is as high as 1980 K when the depth is larger than 20 µm. The mechanisms can be explained further by gaining an insight into the power distribution along the heavy ion trajectory when the lattice temperature reaches the peak, as shown in Figure 16. The peak hole current densities are about  $1.2 \times 10^5 \text{ A} \cdot \text{cm}^2$ ,  $1.3 \times 10^5 \text{ A} \cdot \text{cm}^2$ , and  $25 \times 10^5 \text{ A} \cdot \text{cm}^2$  for depths of  $1.2 \,\mu$ m,  $5 \,\mu$ m, and  $20 \,\mu$ m, respectively. The hole drifts along the electric field; therefore, the hole current densities fall with depth. The peak electron current densities are about  $6.5 \times 10^5$  A·cm<sup>2</sup>,  $8.5 \times 10^5$  A·cm<sup>2</sup>, and  $16 \times 10^6$  A·cm<sup>2</sup> for depths of 1.2  $\mu$ m, 5  $\mu$ m, and  $20 \,\mu\text{m}$ , respectively. The power density distribution is shown in Figure 16c; the power density peaks are about  $6 \times 10^7 \text{ A} \cdot \text{cm}^2$ ,  $6.4 \times 10^7 \text{ A} \cdot \text{cm}^2$ , and  $30 \times 10^8 \text{ A} \cdot \text{cm}^2$  for depths of 1.2 µm, 5 µm, and 20 µm, respectively. The maximum power density of DTSJ SiC VDMOS with an ion depth of 20  $\mu$ m is up to 50 times that with a depth of 5  $\mu$ m, while the location is close to the interface of the N-pillar and N+ substrate ( $y = 18 \mu m$ ), which indicates probable SEB occurrence at this point.



**Figure 15.** The DTSJ SiC VDMOS SET lattice temperature simulation results under the condition of an ion striking location of X = 1.5  $\mu$ m, LET of 60 MeV·cm<sup>2</sup>/mg, a fixed drain bias voltage V<sub>DS</sub> of 300 V, and ion penetration ranging from 0.5  $\mu$ m to 20  $\mu$ m.



**Figure 16.** The DTSJ SiC VDMOS SET power distribution along the vertical distance, with a striking location  $X = 1.5 \mu m$ , LET of 60 MeV·cm<sup>2</sup>/mg, and fixed drain bias voltage  $V_{DS}$  of 300 V for (**a**) hole current density, (**b**) electron current density, and (**c**) power density.

Extensive simulations have been carried out to explore the SET temperatures in the four SiC VDMOS devices, with comprehensive LET values ranging from 1 MeV·cm<sup>2</sup>/mg to 120 MeV·cm<sup>2</sup>/mg and drain bias voltage  $V_{\rm DS}$  values ranging from 100 V to 1100 V with a step of 200 V, where a LET value as small as 1 MeV·cm<sup>2</sup>/mg is designed to obtain the threshold LET value. The simulated SET lattice temperature peaks of DTSJ-, CTSJ-, CT-, and CP SiC VDMOS are shown in Figure 17.



**Figure 17.** The maximum temperature matrix results, with  $V_{\text{DS}}$  ranging from 100 V to 1100 V with a step of 200 V and LET values ranging from 1 to 120 MeV·cm<sup>2</sup>/mg for (**a**) DTSJ-, (**b**) CTSJ-, (**c**) CT-, and (**d**) CP SiC VDMOS.

For the DTSJ SiC VDMOS, as shown in Figure 17a, in the case of a drain bias voltage  $V_{\rm DS} = 100$  V, the lattice temperature is lower than 400 K when the LET value is less than 45 MeV·cm<sup>2</sup>/mg, and the lattice temperature increases with LET. It begins to saturate when the LET value is greater than 75 MeV·cm<sup>2</sup>/mg; the higher the drain bias voltage  $V_{\rm DS}$ , the smaller the threshold of LET where the lattice temperature begins to saturate, and the higher the saturation value of the lattice temperature. The saturation values of the lattice temperature are 1670 K, 2190 K, 2229 K, 2443 K, 2628 K, and 2823 K, and the LET threshold values are approximately 75 MeV·cm<sup>2</sup>/mg, 9 MeV·cm<sup>2</sup>/mg, 3 MeV·cm<sup>2</sup>/mg, 3 MeV·cm<sup>2</sup>/mg, and 1 MeV·cm<sup>2</sup>/mg, corresponding to the drain bias voltages of 100 V, 300 V, 500 V, 700 V, 900 V, and 1100 V.

For CTSJ SiC VDMOS, as shown in Figure 17b, the saturation values of lattice temperature are 1553 K, 2249 K, 2487 K, 3132 K, >3200 K, and >3500 K, respectively. Incidentally, the melting point of the SiC material is about 3100 K [24], while the LET thresholds are approximately 75 MeV·cm<sup>2</sup>/mg, 12 MeV·cm<sup>2</sup>/mg, 6 MeV·cm<sup>2</sup>/mg, 3 MeV·cm<sup>2</sup>/mg, 1 MeV·cm<sup>2</sup>/mg, and 1 MeV·cm<sup>2</sup>/mg, corresponding to the drain bias voltages of 100 V, 300 V, 500 V, 700 V, 900 V, and 1100 V.

For CT SiC VDMOS, as shown in Figure 17c, the saturation values of lattice temperature are 1550 K, 2227 K, 2700 K, 2968 K, >3500 K, and >3500 K, respectively. The LET thresholds are 75 MeV·cm<sup>2</sup>/mg, 13 MeV·cm<sup>2</sup>/mg, 6 MeV·cm<sup>2</sup>/mg, 3 MeV·cm<sup>2</sup>/mg, 1 MeV·cm<sup>2</sup>/mg, and 1 MeV·cm<sup>2</sup>/mg, corresponding to the drain bias voltages of 100 V, 300 V, 500 V, 700 V, 900 V, and 1100 V.

For CP SiC VDMOS, as shown in Figure 17d, the saturation values of lattice temperature are 1680 K, 2268 K, 2550 K, 2746 K, >3500 K, and >3500 K, respectively. The LET thresholds are 30 MeV·cm<sup>2</sup>/mg, 6 MeV·cm<sup>2</sup>/mg, 3 MeV·cm<sup>2</sup>/mg, 3 MeV·cm<sup>2</sup>/mg, 1 MeV·cm<sup>2</sup>/mg, and 1 MeV·cm<sup>2</sup>/mg, corresponding to drain bias voltages of 100 V, 300 V, 500 V, 700 V, 900 V, and 1100 V.

An interesting phenomenon has been identified by observing the spatial temperature distribution in the device illustrated in Figure 18, corresponding to a heavy ion striking location at X = 1.5  $\mu$ m, a penetration depth of 20  $\mu$ m, a high bias voltage  $V_{DS}$  of 1100 V, and the highest LET of 120 MeV·cm<sup>2</sup>/mg. The relatively high temperature was mainly gathered along the ion trajectory for DTSJ SIC VDMOS and CP SiC VDMOS. However, the relatively high temperatures mainly gathered near the corner of the poly-gate for CTSJ SiC VDMOS and CP SiC VDMOS. The zoomed-in diagrams are shown in Figure 19.



**Figure 18.** Temperature spatial distribution, where  $V_{\text{DS}} = 1100 \text{ V}$ , LET = 120 MeV·cm<sup>2</sup>/mg, and location X = 1.5 µm in (**a**) DTSJ-, (**b**) CTSJ-, (**c**) CT-, and (**d**) CP SiC VDMOS.



**Figure 19.** Temperature distribution in zoomed–in images from Figure 18 for (**a**) DTSJ–, (**b**) CTSJ–, (**c**) CT–, and (**d**) CP SiC VDMOS.

As shown in Figure 19a, for CTSJ SiC VDMOS, where the maximum thermal point is located at the intersection of the N-pillar, N+ substrate, and oxide, which is consistent with the power density in Figure 16c, the highest temperature is about 2823 K and the oxide may be melted first; the melting point of the oxide material is approximately 1900 K, which leads to SEB.

As shown in Figure 19b, for CTSJ SiC VDMOS, the maximum thermal point is located at the intersection of the N-pillar, P-body, and oxide; the highest temperature is beyond 3400 K when both the SiC and the oxide will have melted, resulting in SEB.

As shown in Figure 19c, for CT SiC VDMOS, the maximum thermal point is located at the intersection of the N-pillar, P-body, and oxide; the highest temperature exceeds 3500 K when both the SiC and the oxide will have melted, which leads to SEB.

As shown in Figure 19d, for CP SiC VDMOS, the maximum thermal point is located at the center of the N-drift region; the highest temperature achieves a level as high as 5000 K and the SiC has undoubtedly melted. Thus, SEB occurs.

Numerical simulations elucidated the finding that the SEB occurring point for DTSJ SiC VDMOS is probably located at the intersection of the N-pillar, N+ substrate, and oxide; the SEB occurring point for both CTSJ— and CT SiC VDMOS is probably located at the junction of the N-pillar or N-drift, the P-body, and oxide. In contrast, the SEB occurring point for the CP SiC VDMOS mainly lies in the center of the N-drift region. The distinguishing feature of a three-trench-gate SiC VDMOS is that the SEB point is related to the corner of the gate, where the electric field is the strongest.

### 3.6. SEGR and Electric Field Analysis

The electric field is an essential parameter in the design and optimization of power devices, as in the SEE simulation of SiC VDMOS. The electric field distributions in DTSJ-, CTSJ-, CT-, and CP SiC VDMOS are simulated and illustrated in Figure 20, with an LET value of 60 MeV·cm<sup>2</sup>/mg, a drain bias voltage  $V_{DS}$  of 300 V, a heavy ion striking depth of 20 µm, and an electric field captured at 5 pS after heavy ion striking.



**Figure 20.** The electric field spatial distribution with  $V_{DS} = 300 \text{ V}$ , LET = 60 MeV·cm<sup>2</sup>/mg, a time of 5 pS, and a heavy ion striking depth of 20  $\mu$ m in (**a**) DTSJ-, (**b**) CTSJ-, (**c**) CT-, and (**d**) CP SiC VDMOS.

The zoomed-in diagrams where the maximum electric fields occur are shown in Figure 21. The electric field peaks for three kinds of trench SiC VDMOS devices in the oxide regions are located at the intersection of the oxide and corner of the gate. The electric field peak for the CP SiC VDMOS is located at the side of the oxide closest to the gate.



**Figure 21.** The electric field peak location of the zoomed–in Figure 20 for (**a**) DTSJ–, (**b**) CTSJ–, (**c**) CT–, and (**d**) CP SiC VDMOS.

The electric fields under heavy ion striking and without heavy ion striking, with an LET value of 120 MeV·cm<sup>2</sup>/mg and a drain bias voltage  $V_{DS}$  of 300 V, are compared and plotted in Figure 22. Heavy ion striking leads to an increase in the electric field in the oxide region, when the electric field peak  $E_{p1}$  at 5 pS after heavy ion striking is about 4 MV/cm, the electric field peak  $E_{p2}$  without heavy ion striking is about 2.54 MV/cm, and the difference in magnitude between the two is about 1.6 times. The electric field in the N-pillar and substrate regions for the samples with heavy ion striking and without heavy ion striking are almost the same. Moreover, another electric field spike of  $E_{p3}$ 

 $(\approx\!0.6~\rm MV/cm)$  exists at the intersection of the N-pillar and substrate region in the case of heavy ion striking.



**Figure 22.** The comparison of electric field distribution along a vertical distance at  $X = 2.05 \mu m$  with heavy ion striking and without heavy ion striking for DTSJ SiC VDMOS.

The evolution of the electric field in the oxide region over time for DTSJ SiC VDMOS with LET values of 30 MeV·cm<sup>2</sup>/mg, 75 MeV·cm<sup>2</sup>/mg, and 120 MeV·cm<sup>2</sup>/mg are shown in Figure 23a, Figure 23b, and Figure 23c, respectively. After heavy ion striking, the electric field increases immediately and achieves a peak after several picoseconds, then it decreases exponentially. The electric field peaks correlate linearly with the LET value and drain bias voltage  $V_{DS}$ . The bigger the  $V_{DS}$  and LET, the higher the electric field's peaks. The electric field peak under LET = 120 MeV·cm<sup>2</sup>/mg and  $V_{DS}$  = 1100 V is about 13 MV/cm, which exceeds the critical electric field of oxide ( $\approx$ 12 MV/cm) [25]; that is, SEGR occurs.



**Figure 23.** The evolution of the electric field peaks in the oxide region for DTSJ SiC VDMOS with different  $V_{\text{DS}}$ : (a) LET = 30 MeV·cm<sup>2</sup>/mg (b) LET = 75 MeV·cm<sup>2</sup>/mg (c) LET = 120 MeV·cm<sup>2</sup>/mg.

The electric field peaks in the oxide region for DTSJ-, CTSJ-, CT-, and CP SiC VD-MOS, under the conditions of LET values ranging from  $1 \text{ MeV} \cdot \text{cm}^2/\text{mg}$  to  $120 \text{ MeV} \cdot \text{cm}^2/\text{mg}$ 

and a drain bias voltage of 1100 V, are shown in Figure 24. As shown in Figure 24a, no occurrence of SEGR happens with the DTSJ–, CT–, and CP SiC VDMOS when the drain bias voltage is less than 300 V, while SEGR occurs with CTSJ SiC VDMOS when the LET value is larger than 100 MeV·cm<sup>2</sup>/mg. However, the probability of SEGR occurrence increases with increased LET and drain bias voltage  $V_{DS}$ . As shown in Figure 24b, the SEGR LET thresholds are approximately 100 MeV·cm<sup>2</sup>/mg and 60 MeV·cm<sup>2</sup>/mg for DTSJ– and CP SiC VDMOS, respectively. In contrast, the electric field peaks for CTSJ– and CT SiC VDMOS significantly exceed the critical electric field of oxide, while the SEGR LET thresholds for CTSJ– and CT SiC VDMOS are about 15 MeV·cm<sup>2</sup>/mg.



**Figure 24.** The electric field peaks in the oxide region for DTSJ-, CTSJ-, CT-, and CP SiC VDMOS, with LET values ranging from 1 MeV·cm<sup>2</sup>/mg to 120 MeV·cm<sup>2</sup>/mg: (**a**)  $V_{\text{DS}}$  = 300 V; (**b**)  $V_{\text{DS}}$  = 1100 V. N. Boruta, 2001 [25].

# 4. Conclusions

The SEE effects and mechanisms of the proposed DTSJ SiC VDMOS are investigated in this paper, accompanied by a comparative study of the other three structures.

Firstly, extensive simulations demonstrate that the proposed DTSJ SiC VDMOS possesses the best SET current, relatively speaking, and has the lowest charge enhancement factor.

Secondly, by exploring the synergistic effect of the electric field and microcosmic motion of e-h pairs, thermal generation and the way that it conversely impacts the velocity of carriers are uncovered. It is easy to conclude that both the SiC and oxide sides are thermally broken down in the trench SiC VDMOS. At the same time, the N-drift region is melted, primarily in the case of the planar SiC VDMOS.

Thirdly, the SEGR occurrence probability increases with the LET and drain bias voltage  $V_{DS}$ . The bigger the  $V_{DS}$  and LET values, the higher the electric field's peaks. Simulations demonstrate that the proposed DTSJ SIC VDMOS has a higher SEGR LET threshold.

Numerical simulations indicate that both the trench and SJ structures improve the SEE characteristics of SiC VDMOS.

The relatively excellent SET, SEB, and SEGR performances make the proposed DTSJ SiC VDMOS a promising candidate for aerospace and nuclear radiation applications.

**Author Contributions:** Conceptualization and writing—original draft, T.L.; software, Y.W.; software and data curation, R.M.; software, H.W.; software, J.T.; software, Y.Y., software, Z.C.; supervision and writing—reviewing and editing, S.H. All authors have read and agreed to the published version of the manuscript.

**Funding:** This work is in part by the National Natural Science Foundation of China under grant 62174017, in part by the National Laboratory of Science and Technology on Analog Integrated Circuits under grant 2021-JCJQ-LB-049-4, and in part by the Natural Science Foundation Project of CQ CSTC under grant cstc2020jcyjmsxmX0243.

Data Availability Statement: Data available on request due to restrictions, e.g., privacy or ethical.

Conflicts of Interest: The authors declare no conflict of interest.

# References

- Hudgins, J.L.; Simin, G.S.; Santi, E.; Khan, M.A. An assessment of wide bandgap semiconductors for power devices. *IEEE Trans. Power Electron.* 2003, 18, 907–914. [CrossRef]
- Elasser, A.; Chow, T.P. Silicon carbide benefits and advantages for power electronics circuits and systems. *Proc. IEEE* 2002, 90, 969–986. [CrossRef]
- Moscatelli, F.; Scorzoni, A.; Poggi, A.; Bruzzi, M.; Sciortino, S.; Lagomarsino, S.; Wagner, G.; Mandic, I.; Nipoti, R. Radiation hardness after very high neutron irradiation of minimum ionizing particle detectors based on 4H-SiC p/sup +/n junctions. *IEEE Trans. Nucl. Sci.* 2006, 53, 1557–1563. [CrossRef]
- Albadri, A.M.; Schrimpf, R.D.; Galloway, K.F.; Walker, D.G. Single event burnout in power diodes: Mechanisms and models. *Microelectron. Reliab.* 2006, 46, 317–325. [CrossRef]
- Witulski, A.F.; Ball, D.R.; Galloway, K.F.; Javanainen, A.; Lauenstein, J.-M.; Sternberg, A.L.; Schrimpf, R.D. Single-Event Burnout Mechanisms in SiC Power MOSFETs. *IEEE Trans. Nucl. Sci.* 2018, 65, 1951–1955. [CrossRef]
- Witulski, A.F.; Arslanbekov, R.; Raman, A.; Schrimpf, R.D.; Sternberg, A.L.; Galloway, K.F.; Javanainen, A.; Grider, D.; Lichtenwalner, D.J.; Hull, B. Single-Event Burnout of SiC Junction Barrier Schottky Diode High-Voltage Power Devices. *IEEE Trans. Nucl. Sci.* 2018, 65, 256–261. [CrossRef]
- Waskiewicz, A.E.; Groninger, J.W.; Strahan, V.H.; Long, D.M. Burnout of Power MOS Transistors with Heavy Ions of Californium-252. IEEE Trans. Nucl. Sci. 1986, 33, 1710–1713. [CrossRef]
- Mizuta, E.; Kuboyama, S.; Abe, H.; Iwata, Y.; Tamura, T. Investigation of Single-Event Damages on Silicon Carbide (SiC) Power MOSFETs. *IEEE Trans. Nucl. Sci.* 2014, 61, 1924–1928. [CrossRef]
- 9. Lauenstein, J.-M.; Casey, M.C.; Ladbury, R.L.; Kim, H.S.; Phan, A.M.; Topper, A.D. Space Radiation Effects on SiC Power Device Reliability. In Proceedings of the IEEE International Reliability Physics Symposium (IRPS), Monterey, CA, USA, 21–25 March 2021.
- Available online: https://nepp.nasa.gov/files/27780/NEPP-CP-2015-Lauenstein-Poster-NSREC-TN25023.pdf (accessed on 16 July 2015).
- 11. Fischer, T.A. Heavy-Ion-Induced, Gate-Rupture in Power MOSFETs. IEEE Trans. Nucl. Sci. 1987, 34, 1786–1791. [CrossRef]
- Niskanen, K.; Germanicus, R.C.; Michez, A.; Wrobel, F.; Boch, J.; Saigne, F.; Touboul, A.D. Neutron-Induced Failure Dependence on Reverse Gate Voltage for SiC Power MOSFETs in Atmospheric Environment. *IEEE Trans. Nucl. Sci.* 2021, 68, 1623–1632. [CrossRef]
- 13. Asai, H.; Nashiyama, I.; Sugimoto, K.; Shiba, K.; Sakaide, Y.; Ishimaru, Y.; Okazaki, Y.; Noguchi, K.; Morimura, T. Tolerance Against Terrestrial Neutron-Induced Single-Event Burnout in SiC MOSFETs. *IEEE Trans. Nucl. Sci.* 2014, *61*, 3109–3114. [CrossRef]
- Martinella, C.; Alia, R.G.; Stark, R.; Coronetti, A.; Cazzaniga, C.; Kastriotou, M.; Kadi, Y.; Gaillard, R.; Grossner, U.; Javanainen, A. Impact of Terrestrial Neutrons on the Reliability of SiC VD-MOSFET Technologies. *IEEE Trans. Nucl. Sci.* 2021, 68, 634–641. [CrossRef]
- Li, P.; Zeng, L.; Li, X.; Luo, L.; Zhang, H.; Bo, M.; Sun, Y.; Yu, Q.; Tang, M.; Xu, W.; et al. Analysis of the influence of single event effects on the characteristics for SiC power MOSFETs. In Proceedings of the 2017 Prognostics and System Health Management Conference (PHM-Harbin), Harbin, China, 9–12 July 2017.
- Johnson, R.A.; Witulski, A.F.; Ball, D.R.; Galloway, K.F.; Sternberg, A.L.; Reed, R.A.; Schrimpf, R.D.; Alles, M.L.; Lauenstein, J.-M.; Hutson, J.M. Analysis of Heavy-Ion-Induced Leakage Current in SiC Power Devices. *IEEE Trans. Nucl. Sci.* 2022, 69, 248–253. [CrossRef]
- 17. Peng, C.; Lei, Z.; Zhang, Z.; Chen, Y.; He, Y.; Yao, B.; En, Y. Influence of Drain Bias and Flux on Heavy Ion-Induced Leakage Currents in SiC Power MOSFETs. *IEEE Trans. Nucl. Sci.* **2022**, *69*, 1037–1043. [CrossRef]
- Li, Q.; Chen, X.; Luo, H.; Li, X.; Ma, X.; Tao, L.; Qian, J.; Tan, C. Study on single-event burnout of SiC VDMOSFET: Failure mechanism and influence factors. In Proceedings of the 20th International Conference on Electronic Packaging Technology (ICEPT), Hong Kong, China, 12–15 August 2019.
- 19. Hu, S.; Huang, Y.; Liu, T.; Guo, J.; Wang, J.; Luo, J. A comparative study of a deep-trench superjunction SiC VDMOS device. *J. Comput. Electron.* **2019**, *18*, 553–560. [CrossRef]
- 20. Wang, H.; Napoli, E.; Udrea, F. Breakdown Voltage for Superjunction Power Devices with Charge Imbalance: An Analytical Model Valid for Both Punch Through and Non Punch Through Devices. *IEEE Trans. Electron Devices* **2009**, *56*, 3175–3183. [CrossRef]
- Napoli, E.; Wang, H.; Udrea, F. The Effect of Charge Imbalance on Superjunction Power Devices: An Exact Analytical Solution. IEEE Electron Device Lett. 2008, 29, 249–251. [CrossRef]
- 22. Synopsys. Sentaurus Device User Guide, 6th ed.; SYNOPSYS, INC: Mountain View, CA, USA, 2010; pp. 567–570.

- 23. Scheick, L. Catastrophic SEE Mechanisms and Behavior in SiC Diodes. In Proceedings of the 2007 IEEE Radiation Effects Data Workshop, Honolulu, HI, USA, 23–23 July 2007.
- 24. Gao, Y.; Yan, W.; Gao, T.; Chen, Q.; Yang, W.; Xie, Q.; Tian, Z.; Liang, Y.; Luo, J.; Li, L. Properties of the structural defects during SiC–crystal–induced crystallization on the solid–liquid interface. *Mater. Sci. Semicond. Process.* **2020**, *116*, 105155. [CrossRef]
- Boruta, N.; Lum, G.K.; O'Donnell, H.; Robinette, L.; Shaneyfelt, M.R.; Schwank, J.R. A new physics-based model for understanding single-event gate rupture in linear devices. *IEEE Trans. Nucl. Sci.* 2001, 48, 1917–1924. [CrossRef]

**Disclaimer/Publisher's Note:** The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.