Article

# A Step-Up Converter with Large Voltage Gain and Low Voltage Rating on Capacitors 

Miguel Ramirez-Carrillo ${ }^{1}$, Susana Ortega-Cisneros ${ }^{1} \mathbb{D}^{(1)}$, Julio C. Rosas-Caro ${ }^{2, * * \mathbb{D}}$, Jorge Rivera ${ }^{1}{ }^{(\mathbb{D}}$, Jesus E. Valdez-Resendiz ${ }^{3, *}$ (D) Jonathan C. Mayo-Maldonado ${ }^{4, *(\mathbb{D}}$ and Antonio Valderrabano-Gonzalez ${ }^{2, *}$ (D)<br>1 Department of Electronic System Design, Centro de Investigación y de Estudios Avanzados del Instituto Politécnico Nacional, Zapopan 45017, Jalisco, Mexico<br>2 Facultad de Ingeniería, Universidad Panamericana, Alvaro del Portillo 49, Zapopan 45010, Jalisco, Mexico<br>3 Tecnologico de Monterrey, Avenida Eugenio Garza Sada 2501, Monterrey 64849, Nuevo Leon, Mexico<br>4 Department of Electronic and Electrical Engineering, The University of Sheffield, Sheffield S10 2TN, UK<br>* Correspondence: crosas@up.edu.mx (J.C.R.-C.); jesusvaldez@tec.mx (J.E.V.-R.); j.mayo@sheffield.ac.uk (J.C.M.-M.); avalder@up.edu.mx (A.V.-G.); Tel.: +52-33-1918-1065 (J.C.R.-C.)

Citation: Ramirez-Carrillo, M.; Ortega-Cisneros, S.; Rosas-Caro, J.C.; Rivera, J.; Valdez-Resendiz, J.E.; Mayo-Maldonado, J.C.; Valderrabano-Gonzalez, A. A Step-Up Converter with Large Voltage Gain and Low Voltage Rating on Capacitors. Energies 2022, 15, 7944. https://doi.org/10.3390/en15217944

Academic Editor: Alon Kuperman

Received: 25 September 2022
Accepted: 20 October 2022
Published: 26 October 2022
Publisher's Note: MDPI stays neutral with regard to jurisdictional claims in published maps and institutional affiliations.


Copyright: © 2022 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/).


#### Abstract

Step-up converters are widely used in many applications, such as renewable energy generation with photovoltaic panels and fuel cell stacks. In many cases, the required voltage gain is larger for those applications than a traditional boost converter can achieve. Several large-voltage gain converters have been recently studied. This paper introduces a converter topology in which the voltage gain is larger than a traditional boost converter. The main advantages of the proposed topology are: (i) it provides a large voltage gain without the use of an extreme duty cycle; (ii) its capacitors require a smaller voltage to be sustained compared with other, similar state-of-the-art converters; (iii) the voltage among the ground input and output is not pulsating; and (iv) it can be synthesized with commercial, off-the-shelf half-bridge packed transistors. The proposed converter can be employed in different applications, such as distributed generation and microgrids. This paper presents the steady-state analysis of the proposed converter in the continuous conduction mode, a short comparison with similar topologies, and their voltage on capacitors. Computerbased simulation results are provided to verify the principle of the proposed converter in different operating conditions.


Keywords: DC-DC converter; PWM power conversion; voltage rating; continuous conduction mode (CCM); step-up converter

## 1. Introduction

Several applications require a large voltage-gain DC-DC converter; one of the emerging applications is the generation of electricity from renewable energy sources, such as photovoltaic (PV) panels and fuel cell (FC) stacks. Power electronic converters are used to customize the electrical energy from those sources to the characteristics required to feed electrical appliances or inject power into the utility grid [1-5].

In some applications, particularly in renewable energy generation with PV panels and FC stacks, a power converter requires a relatively large voltage gain, those sources provide a DC voltage in low amplitude, and a larger amplitude (well-regulated) is usually required to feed an inverter, the last converter of which can feed appliances or inject power into the grid. A DC-DC step-up converter is usually required, and in some cases, the required voltage gain of the DC-DC converter is usually larger than what a traditional boost converter can achieve [5-8].

A traditional boost converter meets limitations when the voltage gain is larger than five due to parasitic components in power semiconductors and passive components [6-8]; this is why, in some cases, the integrated circuit (IC) controllers of power converters have a maximum duty cycle of 0.8 [8].

Several large-voltage gain converters have been recently studied; this article focuses on converters without magnetic coupling (without transformers or coupled inductors). Transformer-less converters can be used as a base to develop transformer-based converters. Figure 1 shows a recent contribution, a converter introduced in [9] with two equal inductors that are charged in parallel and discharged in series, splitting the power into two paths with a low parasitic resistance. Due to its advantages, its structure has been used as a base to develop other topologies [9-13].


Figure 1. One of the boost-type topologies in [9].
This paper introduces a two-transistor-based, transformer-less DC-DC converter topology whose main advantages are: (i) it provides a large-voltage gain without the use of an extreme duty cycle; (ii) its capacitors require a smaller voltage to be sustained compared with other similar, state-of-the-art converters; (iii) the voltage among the ground input and output is not pulsating; and (iv) it can be synthesized with commercial, off-the-shelf half-bridge packed transistors if synchronous rectification is preferred.

Two capacitors provide the output voltage in additive series with the input power source, which results in the voltage sustained by capacitors being smaller than the output voltage, which allows for the use of smaller capacitors for the same power rating since the physical size of capacitors depends on the stored electrical energy, which depends on the square of their voltage [14-16]. The steady-state analysis of the proposed converter in the continuous conduction mode is presented here. This paper also presents a design procedure that includes the selection of capacitors and inductors, as well as their maximum voltage and current values for an application example. The converter is compared to other converters in the literature. Finally, computer-based simulation results are provided to verify the operation principle of the proposed converter.

## 2. Proposed Converter Topology

Figure 2a shows the proposed topology. Their step-up unidirectional version contains two inductors ( $L_{1}$ and $L_{2}$ ), two capacitors ( $C_{1}$ and $C_{2}$ ), two transistors ( $s_{1}$ and $s_{2}$ ), and two diodes ( $s_{n 1}$ and $s_{n 2}$ ). As in other DC-DC converter topologies, the basic topology (Figure 2a) has a unidirectional power flow since diodes can drain current in one direction. However, with the addition of antiparallel transistors with diodes, what we call synchronous rectification provides bidirectional power flow (along with a possibly better efficiency). The bidirectional version of the converter is shown in Figure 2b.

The connection of the topology allows for operation with two capacitors whose voltage is smaller than the output voltage, as further explained in the paper. Furthermore, the voltage from the input reference to the output reference is floating, as in other state-of-theart topologies (see Figure 1), but in this case, the voltage is non-pulsating, which reduces the noise and common mode current. Another advantage of the proposed topology is that their bidirectional power-flow configuration can be made with two half-bridges, which are commercial, off-the-shelf products.

(a)


Figure 2. Proposed circuit: (a) unidirectional power flow and (b) bidirectional power flow.
By applying Kirchhoff's voltage law in the external loop of the circuit in Figure 2 and considering the polarities defined for voltage in capacitors, the output voltage can be expressed as (1).

$$
\begin{equation*}
v_{0}=v_{g}+v_{C 1}+v_{\mathrm{C} 2} \tag{1}
\end{equation*}
$$

An important note about the circuit (see Figure 2 and Equation (1)), as further explained later, is that no capacitor sustains the output voltage.

In this case, the output voltage is provided by the summation of the input voltage source and two series-connected capacitors. In other topologies available in the literature (see Figure 1), a capacitor is rated to the output voltage. This capacitor may store a significant amount of energy, which is related to the size of the capacitor.

Transistors of the proposed converter have the same switching functions. In the continuous conduction mode (CCM), this operation leads to two possible equivalent circuits according to the switching state; see Figure 3. The current direction and voltage polarities follow the passive components' sign convention.


Figure 3. Equivalent circuits, according to the switching state, (a) when transistors are closed and (b) when transistors are open.

### 2.1. Theoretical Waveforms

Figure 4 shows the theoretical waveforms for inductors from top to bottom, respectively: the inductors' currents ( $i_{L x}, x=1,2$.), the inductors' voltages ( $v_{L x}, x=1,2$.), and the firing signals ( $\mathrm{s}_{x}, x=1,2$.); both inductors have similar waveforms. The firing signal is a digital signal that switches from high to low, thus closing and opening switches.


Figure 4. Important waveforms related to the inductor from top to bottom, respectively: inductor current, inductor voltage, and switching function.

The inductor voltage is a DC signal whose average value is $I_{L}$, and it has a triangular switching ripple that can be explained in the following manner: when switches are closed, the converter behaves as in Figure 3a. Inductors are connected to the input voltage $V_{g}$, and the current through inductors rises with a slope of $\left(V_{g} / L_{x}\right)$. When switches are open, the converter behaves as in Figure 3b. Inductors are connected to their respective capacitors $\left(C_{x}, x=1,2.\right)$, and the current through inductors decreases with a slope of $\left(-V_{C x} / L_{x}\right)$.

The voltage through inductors looks like a rectangular waveform. The steady state is reached when the area under the curve during the first semi-cycle $\left(V_{g} D T_{S}\right)$ equals the area under the curve during the second semi-cycle $\left((1-D) T_{S}\left(V_{C x}\right)\right)$.

It is considered that the input voltage is a DC signal, so the rising slope of the current is almost constant. Something similar happens to the falling slope. During this time, the capacitor is charging and the negative voltage across the inductor is decreasing (becoming more negative). As can be seen, we could choose to have a very small voltage ripple (for example, $1 \%$ ) the capacitor, which would make the signal look rectangular.

Figure 5 shows the theoretical waveforms corresponding to capacitors from top to bottom, respectively: the voltages of the capacitors ( $v_{C x}, x=1,2$.), the capacitors' currents ( $i_{C x}, x=1,2$.), and the firing signals ( $\mathrm{s}_{x}, x=1,2$.); both capacitors have similar waveforms. The firing signal for transistors is the same as in Figure 4 and is included to give an idea of the synchronization.

When switches are closed, the converter behaves as in Figure 3a. Capacitors are discharged with the output current $I_{0}$, and the voltage across capacitors decreases with a slope of $\left(-I_{o} / C_{x}\right)$. When switches are open, the converter behaves as in Figure 3b. Capacitors are charged with the inductor currents, and the voltage is increasing with a slope of $\left(\left(I_{L}-I_{o}\right) / C_{x}\right)$. The current through capacitors looks like a rectangular waveform. The steady state is reached when the area under the curve during the first semi-cycle $\left(I_{0} D T_{S}\right)$ equals the area under the curve during the second semi-cycle $(1-D) T_{S}\left(I_{L x}-I_{0}\right)$.

Since the current ripple in inductors is usually larger than the voltage ripple in capacitors, the current charging the capacitor has a ripple that seems more significant and the rising slope of the capacitor voltage seems slightly curved.


Figure 5. Important waveforms related to the capacitors from top to bottom, respectively: capacitor voltage, current, and switching function.

### 2.2. Converter's Mathematical Model

Let us now discuss the mathematical model of the converter. With the description of the circuit and the equivalent circuits shown in Figure 2, the standard averaging technique can be used to write the mathematical model of the converter [1-3].

The average voltage across inductors $L_{1}$ and $L_{2}$ during one switching cycle can be expressed as (2) and (3), respectively.

$$
\begin{align*}
& L_{1} \frac{d i_{L 1}}{d t}=d\left(v_{g}\right)+(1-d)\left(-v_{C 1}\right)  \tag{2}\\
& L_{2} \frac{d i_{L 2}}{d t}=d\left(v_{g}\right)+(1-d)\left(-v_{C 2}\right) \tag{3}
\end{align*}
$$

The first term of the right side of Equation (2), $d v_{g}$, represents the voltage across $L_{1}$ when the transistor is closed $\left(v_{g}\right)$ multiplied by the average time in which the transistor is closed (d). The second term of Equation (2), $(1-d)\left(-v_{C 1}\right)$, represents the voltage across $L_{1}$ when the transistor is open $\left(-v_{C 1}\right)$ times the average time in which the transistor is open $(1-d)$.

Similarly, the averaging technique can be applied to the current through capacitors. The average current through capacitors $C_{1}$ and $C_{2}$ can be expressed as (4) and (5), respectively.

$$
\begin{align*}
& C_{1} \frac{d v_{C 1}}{d t}=d\left(-\frac{v_{0}}{R}\right)+(1-d)\left(i_{L 1}-\frac{v_{0}}{R}\right)  \tag{4}\\
& C_{2} \frac{d v_{C 2}}{d t}=d\left(-\frac{v_{0}}{R}\right)+(1-d)\left(i_{L 2}-\frac{v_{0}}{R}\right) \tag{5}
\end{align*}
$$

where the first term $d\left(-v_{0} / R\right)$ represents the current through $C_{1}$ when transistors are closed $\left(-v_{0} / R\right)$ multiplied by the average time transistors are closed $d$. The second term in equation (4) represents the current through capacitor $C_{1}$ when transistors are open $\left(i_{L 1}-v_{0} / R\right)$ multiplied by the average time in which transistors are closed $(1-d)$.

The set of Equations (2) to (5) is the average dynamic model of the converter. Before analyzing the model, Equations (2) to (5) can be simplified by algebraic manipulation and rewritten as Equations (6) to (9).

$$
\begin{align*}
& L_{1} \frac{d i_{L 1}}{d t}=d v_{g}-(1-d) v_{C 1}  \tag{6}\\
& L_{2} \frac{d i_{L 2}}{d t}=d v_{g}-(1-d) v_{C 2} \tag{7}
\end{align*}
$$

$$
\begin{align*}
& C_{1} \frac{d v_{\mathrm{C} 1}}{d t}=(1-d) i_{\mathrm{L} 1}-i_{0}  \tag{8}\\
& C_{2} \frac{d v_{\mathrm{C} 2}}{d t}=(1-d) i_{\mathrm{L} 2}-i_{0} \tag{9}
\end{align*}
$$

The output current $i_{0}$ is present in the system and can be expressed in terms of the output voltage (1) and the output resistance $R$. This model considers CCM operation.

As can be seen from the dynamic model (6)-(9), the average model is non-linear. This also happens to other topologies, such as that of a traditional boost converter; there are several ways to deal with this, such as small AC signal linearization, in which signals are represented by the sum of their DC component plus an AC component, the DC component is usually the equilibrium or steady-state condition (which is introduced in Section 2.3), and the AC component is the component that contains deviations from the equilibrium, such as transient oscillations; this technique was used in [1].

### 2.3. DC Components of State Equations or Equilibrium Operation Point

From the dynamic Equations (6) to (9), the equilibrium operation point can be calculated considering the small ripple approximation [1], which can be summarized as variables in (6) to (9) appearing in the lower case, indicating that they are not constant values. The small ripple approximation considers that changes on the state variables are negligibly small (during a single switching cycle), which can be accomplished via the good selection of the switching frequency, capacitance in capacitors, and inductance in inductors. In the steady state, the derivative of state variables is zero. Then, after making (6) equal to zero and considering the small ripple approximation, the voltage in $C_{1}$ can be expressed as (10).

$$
\begin{equation*}
V_{C 1}=\frac{D}{1-D} V_{g} \tag{10}
\end{equation*}
$$

DC values obtained with the small ripple approximation are indicated in capital letters. With the same procedure, from (7), the voltage across $C_{2}$ can be expressed as:

$$
\begin{equation*}
V_{C 2}=\frac{D}{1-D} V_{g} \tag{11}
\end{equation*}
$$

Then, from (1), (10) and (11), the output voltage can be expressed in the steady state as (12).

$$
\begin{equation*}
V_{o}=V_{g} \frac{1+D}{1-D} \tag{12}
\end{equation*}
$$

The current through inductors $L_{2}$ and $L_{1}$ can also be expressed from (9) and (10), respectively, as (13) and (14) from the same procedure that leads to (10) and (11).

$$
\begin{align*}
& I_{L 2}=\frac{1}{(1-D)} \frac{V_{o}}{R}  \tag{13}\\
& I_{L 1}=\frac{1}{(1-D)} \frac{V_{o}}{R} \tag{14}
\end{align*}
$$

We can make some remarks about the obtained result. The voltage gain expressed in (12) is the same as that for the previous converter (the one in Figure 1). Both converters offer a larger voltage gain compared with a traditional boost converter for the same duty cycle. However, an advantage is that capacitors sustain a lower voltage in the proposed converter. Figure 6 shows two graphs: (i) In blue, the voltage gains of the converter as a function of the duty cycle-which is basically (12) divided over the input voltage $V_{g}$ for the former topology-is the same as the voltage in the output capacitor since the output capacitor sustains the output voltage; (ii) in red, the function of the voltage across capacitors of the proposed converter—basically (10) or (11) divided over the input voltage $V_{g}$-is shown to be substantially smaller than the blue graph.


Figure 6. Voltage gains as a function of the duty cycle for the proposed and traditional boost converters.
For example, let us consider a converter that operates with an input voltage of 100 V and an output voltage of 300 V . The former topology would require a capacitor to sustain 300 V , while the proposed topology would require two capacitors of 100 V . We must also consider that the input-to-output reference has a continuous (non-pulsating) voltage.

The stored energy in a capacitor is a function of its voltage and capacitance, according to (15).

$$
\begin{equation*}
E_{C}=\frac{C V_{C}^{2}}{2} \tag{15}
\end{equation*}
$$

We can observe the stored energy in a capacitor is proportional to the square of its voltage, for which a reduction in the voltage of a capacitor would result in a reduction in stored energy. Furthermore, the volume of a capacitor is linearly dependent on its stored energy [14-16].

### 2.4. Selection of Inductors and Capacitors

This section discusses the selection of reactive components based on the maximum ripple allowed for the state variables.

Inductors $L_{1}$ and $L_{2}$ : Both inductors have the classical waveform of inductor current in switched-mode power supplies; this is a DC component plus an AC triangular variation. The DC component depends on the voltage gain (or duty cycle) and the load; see (13) and (14). The variation is usually called ripple, and it depends on more parameters, such as the switching frequency $F_{S}$ (or their inverse, the switching period $T_{S}$ ), the duty cycle, and the inductance. The inductance is then selected according to the desired ripple as follows.

From Figure 3, it can be seen that when transistor $s_{1}$ is on, its terminal voltage is equal to $V_{g}$, and then its current rises with a slope equal to $V_{g} / L_{1}$. This situation holds for a time equal to $D T_{S}$. In the field of power electronics, the current ripple used to be defined as half of the total current change (half the peak-to-peak ripple). In other words, we consider the ripple as the deviation from the average value of a signal. For the current through an inductor, this can be expressed as (16), and the inductance can be calculated as (17).

$$
\begin{align*}
& 2 \Delta i_{L 1}=\frac{V_{g}}{L_{1}} D T_{S}  \tag{16}\\
& L_{1}=\frac{V_{g}}{2 \Delta i_{L 1}} D T_{S} \tag{17}
\end{align*}
$$

Note that the small ripple approximation is considered in (17), and in all reactive elements sizing equations, (17) allows for the selection of $L_{1}$ for a desired current ripple in
$L_{1}$. Since both switching stages have the same duty cycle, (17) can be used to calculate $L_{2}$; in other words, we can make $L_{1}=L_{2}$.

Capacitors $C_{1}$ and $C_{2}$ : Capacitors can be calculated with a similar procedure to that of inductors, but the state variable is instead the voltage; the voltage in capacitors is a DC component plus an AC variation, and the DC component depends on the voltage gain (or duty cycle) and the input voltage. The AC variation depends on other parameters, including the current, switching frequency, and capacitance. The capacitance is then selected according to the desired ripple as follows.

When transistor $s_{1}$ is open, the current through capacitor $C_{1}$ is equal to the output current. A negative sign may be considered to indicate that the voltage is falling since the capacitor is being discharged, and then its voltage is being reduced with a slope equal to $-I_{o u t} / C_{1}$. This situation holds during the time $(1-D) T_{s}$, and during this period, the voltage drop can be expressed as Equation (18).

$$
\begin{equation*}
-2 \Delta v_{C 1}=\frac{-I_{\text {out }}}{C_{1}}(1-D) T_{s} \tag{18}
\end{equation*}
$$

Negative signs indicate a voltage drop. From (18), the capacitor $C_{1}$ can be selected to comply with the desired voltage ripple $\Delta v_{C 1}$ in $C_{1}$ by following (19).

$$
\begin{equation*}
C_{1}=\frac{I_{\text {out }}}{2 \Delta v_{C 1}}(1-D) T_{S} \tag{19}
\end{equation*}
$$

Equation (19) allows for the selection of $C_{1}$ for the desired voltage ripple in $C_{1}$. Since both switching stages have the same duty cycle, (19) can be used to calculate $C_{2}$. In other words, we can make $C_{1}=C_{2}$.

### 2.5. Selection of Semiconductors

The main data needed to choose semiconductors are the voltage they need to block when they are open and the current they drain when they are closed. It can be observed from Figure $3 b$ that both transistors (as well as both diodes) are rated to the same voltage, which is the input voltage plus the voltage in a capacitor; this can be expressed as (20).

$$
\begin{equation*}
V_{\text {switch }}=V_{g}+V_{C}=V_{g}+\frac{D}{1-D} V_{g}=\frac{1}{1-D} V_{g} \tag{20}
\end{equation*}
$$

The voltage rating of the switch is expressed with the same function as the voltage rating in a boost converter. Still, due to the different voltage gain functions, the proposed converter requires transistors rated to a smaller voltage, as is shown in Section 5.

Figure 3a shows that the current through transistors when they are closed is equal to the current through inductors. Then, the average current through transistors can be expressed as (21).

$$
\begin{equation*}
I_{S w i t c h}=D I_{L}=\frac{D}{(1-D)} I_{o} \tag{21}
\end{equation*}
$$

Again, the current through switches seems equal to that in a traditional boost, but the proposed converter would require a smaller duty cycle to achieve an equivalent voltage gain for which the current rating of transistors is again smaller; see Section 5.

If switches are synthesized with IGBTs, the average current is enough to calculate their conduction losses, but if MOSFETs are used instead, the RMS current is required. The RMS current through transistors can be expressed as:

$$
\begin{equation*}
I_{R M S-\text { Switch }}=I_{L} \sqrt{D} \sqrt{1+\frac{1}{3}\left(\frac{\Delta i_{L}}{I_{L}}\right)^{2}} \tag{22}
\end{equation*}
$$

Consider here that $\Delta i_{L}$ is as defined in (16) and $I_{L}$ is as defined in (13) and (14).

The average current of diodes can also be determined by considering Figure 3a and using the averaging technique. When closed, the current through diodes is equal to the current through inductors, and the average current through diodes can be expressed as (23).

$$
\begin{equation*}
I_{\text {Switch }}=(1-D) I_{L}=I_{o} \tag{23}
\end{equation*}
$$

If synchronous rectification is required, the $R M S$ current needs to be calculated to evaluate conduction losses. The RMS current can be expressed as:

$$
\begin{equation*}
I_{R M S-\text { Diode }}=I_{L} \sqrt{(1-D)} \sqrt{1+\frac{1}{3}\left(\frac{\Delta i_{L}}{I_{L}}\right)^{2}} \tag{24}
\end{equation*}
$$

Consider here that $\Delta i_{L}$ is as defined in (16) and $I_{L}$ is as defined in (13) and (14).

## 3. Gain Considering Losses and Efficiency Calculations

This section analyzes two important aspects of the converter related to power losses. First is the gain considering losses; the real gain may differ from Equation (12) and Figure 6 due to some power losses. Second, the loss calculation in each element of the converter is shown.

### 3.1. Real Voltage Gain Considering Losses

Figure 7 shows a circuit equivalent to the proposed topology in which ideal elements are drawn with their Equivalent Series Resistance (ESR) to indicate their conduction losses. In this section, the considered elements are inductors and switches since they have dominant effects on the real voltage gain. In the efficiency section, capacitor losses are also calculated. $R_{L 1}$ and $R_{L 2}$ are the ESR of inductors $L_{1}$ and $L_{2}$, respectively. $R_{S 1}, R_{S 2}, R_{S 1 n}$, and $R_{S 2 n}$ are the on-resistance of switches. This model considers the converter to have synchronous rectification; see Figure 2b.


Figure 7. Proposed circuit with series losses through inductors and transistors.
Figure 8 shows the equivalent circuits of the converter according to the switching state; Figure 8 a shows the state in which transistors $s_{1}$ and $s_{2}$ are closed while $s_{1 n}$ and $s_{2 n}$ are open, and Figure 8 b shows the state in which transistors $s_{1 n}$ and $s_{2 n}$ are closed while $s_{1}$ and $s_{2}$ are open.

According to those equivalent circuits (see Figure 8), the dynamic equations for inductors (in other words, the average voltage across inductors $L_{1}$ and $L_{2}$ during one switching cycle) can be expressed as (25) and (26), respectively.

$$
\begin{align*}
& L_{1} \frac{d i_{L 1}}{d t}=d\left(v_{g}-i_{L 1} R_{L 1}-i_{L 1} R_{S 1}\right)+(1-d)\left(-v_{\mathrm{C} 1}-i_{L 1} R_{L 1}-i_{L 1} R_{S 1 n}\right)  \tag{25}\\
& L_{2} \frac{d i_{L 2}}{d t}=d\left(v_{g}-i_{L 2} R_{L 2}-i_{L 2} R_{S 2}\right)+(1-d)\left(-v_{\mathrm{C} 2}-i_{L 2} R_{L 2}-i_{L 2} R_{S 2 n}\right) \tag{26}
\end{align*}
$$



Figure 8. Equivalent circuits according to the switching state. Proposed circuit with series losses through inductors and transistors (a) when transistors are closed (b) when transistors are open.

Equations (25) and (26) contain the voltage drops in ESR of elements in series with inductors when they are charging and discharging. Similarly, the averaging technique can be applied to the current through capacitors. The average current through capacitors $C_{1}$ and $C_{2}$ can be expressed as (27) and (28), respectively.

$$
\begin{align*}
& C_{1} \frac{d v_{C 1}}{d t}=d\left(-\frac{v_{0}}{R}\right)+(1-d)\left(i_{L 1}-\frac{v_{0}}{R}\right)  \tag{27}\\
& C_{2} \frac{d v_{C 2}}{d t}=d\left(-\frac{v_{0}}{R}\right)+(1-d)\left(i_{L 2}-\frac{v_{0}}{R}\right) \tag{28}
\end{align*}
$$

Note that in this case, (27) and (28) are equal to (4) and (5) since there is not a current drop effect. The set of Equations (22) to (28) is the average dynamic model of the converter considering conduction losses. If we consider that all transistors are of the same type, their ESR must be similar. We can call $R_{S}$ the ESR of all transistors; this allows us to simplify Equations (25) to (28) and rewrite them as Equations (29) to (32).

$$
\begin{align*}
L_{1} \frac{d i_{L 1}}{d t}= & d v_{g}-(1-d) v_{C 1}-\left(R_{L 1}+R_{S}\right) i_{L 1}  \tag{29}\\
L_{2} \frac{d i_{L 2}}{d t}= & d v_{g}-(1-d) v_{C 2}-\left(R_{L 2}+R_{S}\right) i_{L 2}  \tag{30}\\
& C_{1} \frac{d v_{C 1}}{d t}=(1-d) i_{L 1}-i_{0}  \tag{31}\\
& C_{2} \frac{d v_{C 2}}{d t}=(1-d) i_{L 2}-i_{0} \tag{32}
\end{align*}
$$

In this case, the equilibrium equations cannot be directly obtained, as we did it with (10) and (11) since the current is present in (29) and (30). However, as explained in [1], the current relationships are in the steady state in (31) and (32) and are then substituted to obtain the voltages in equilibrium. Considering the equilibrium operation from (29) and (30), the following expressions can be written.

$$
\begin{align*}
& D V_{g}=(1-D) V_{C 1}+\left(R_{L 1}+R_{S}\right) I_{L 1}  \tag{33}\\
& D V_{g}=(1-D) V_{C 2}+\left(R_{L 2}+R_{S}\right) I_{L 2} \tag{34}
\end{align*}
$$

From (31) and (32), the current relationship in the equilibrium can be expressed as (35) and (36).

$$
\begin{align*}
& I_{L 1}=\frac{1}{(1-D)} I_{0}  \tag{35}\\
& I_{L 2}=\frac{1}{(1-D)} I_{0} \tag{36}
\end{align*}
$$

Due to the symmetry of the circuit and Equations (33)-(36), the current through inductors are equal; see (35) and (36). Then, both capacitors have the same voltage; see (33) and (34). We can simplify these to (37).

$$
\begin{equation*}
V_{C}=V_{C 1}=V_{C 2} \tag{37}
\end{equation*}
$$

By applying the KVL in Figure 7 and considering (37), the output voltage can be expressed as (38).

$$
\begin{equation*}
V_{o}=V_{g}+V_{C 1}+V_{C 2}=V_{g}+2 V_{C} \tag{38}
\end{equation*}
$$

The output current can also be expressed as (39).

$$
\begin{equation*}
I_{o}=\frac{V_{g}+V_{C 1}+V_{C 2}}{R}=\frac{V_{g}+2 V_{C}}{R} \tag{39}
\end{equation*}
$$

By substituting (37) with (33), we can obtain:

$$
\begin{gather*}
D V_{g}=(1-D) V_{C 1}+\left(R_{L 1}+R_{S}\right) \frac{1}{(1-D)} I_{o}  \tag{40}\\
D V_{g}=(1-D) V_{C 1}+\left(\frac{R_{L 1}+R_{S}}{1-D}\right)\left(\frac{V_{g}+2 V_{C 1}}{R}\right)  \tag{41}\\
D V_{g}=(1-D) V_{C 1}+\frac{\left(R_{L 1}+R_{S}\right) V_{g}}{(1-D) R}+\frac{\left(R_{L 1}+R_{S}\right) 2 V_{C 1}}{(1-D) R}  \tag{42}\\
D V_{g}-\frac{\left(R_{L 1}+R_{S}\right) V_{g}}{(1-D) R}=(1-D) V_{C 1}+\frac{\left(R_{L 1}+R_{S}\right) 2 V_{C 1}}{(1-D) R}  \tag{43}\\
V_{g}\left(D-\frac{\left(R_{L 1}+R_{S}\right)}{(1-D) R}\right)=\left((1-D)+\frac{\left(R_{L 1}+R_{S}\right) 2}{(1-D) R}\right) V_{C 1}  \tag{44}\\
V_{C 1}=V_{C 2}=V_{C}=V_{g} \frac{\left(D-\frac{\left(R_{L 1}+R_{S}\right)}{(1-D) R}\right)}{\left((1-D)+\frac{\left(R_{L 1}+R_{S}\right) 2}{(1-D) R}\right)} \tag{45}
\end{gather*}
$$

Equation (45) provides us with the voltage in each capacitor considering the losses. The real gain depends on the percentage of $R_{L 1}$ and $R_{S}$ concerning the output resistance $R$. Note that if that parasitic resistance is equal to zero, (45) becomes (10) and (11).

Let us consider that parasitic resistors $R_{L 1}$ and $R_{S}$ are lumped in a single parasitic resistance $R_{P}$.

$$
\begin{equation*}
R_{P}=R_{L}+R_{S} \tag{46}
\end{equation*}
$$

Figure 9 shows the gain of the converter considering conduction losses as a relation of $R_{P} / R_{L}$, as in Figure 3.9 in [1] for a traditional boost converter.

The relations among $R_{P} / R_{L}$ in Figure 9 are relatively high for practical application, but we used the same relations as shown in Figure 3.9 in [1] for reference or a point of comparison. A traditional boost converter achieves a maximum gain of five when $R_{P} / R_{L}=0.01$, while the proposed converter achieves a maximum gain of nine for the same relation.

A traditional boost converter achieves a maximum gain of around 3.5 when $R_{P} / R_{L}=0.02$, while the proposed converter achieves a maximum gain of six for the same relation.


Figure 9. Voltage gains as a function of the duty cycle considering conduction losses in the parasitic resistance of elements.

### 3.2. Efficiency Analysis

After calculating the new steady state (considering conduction losses), the voltage across capacitors $V_{C 1}$ and $V_{C 2}$ can be expressed with (45), and the current through inductors $I_{L 1}$ and $I_{L 2}$ as determined in (35) and (36), the current ripple in inductors $\Delta i_{L 1}$ and $\Delta i_{L 2}$ as expressed in (16), and the voltage ripple in capacitors $\Delta v_{C 1}$ and $\Delta v_{C 2}$ as expressed in (18) can be used to express the losses in each element.

The losses in inductors can be expressed as the RMS current square times their ESR, and the RMS current through inductors $L_{1}$ and $L_{2}$ can be expressed as (47) and (48).

$$
\begin{align*}
& I_{R M S-L 1}=I_{L 1} \sqrt{1+\frac{1}{3}\left(\frac{\Delta i_{L 1}}{I_{L 1}}\right)^{2}}  \tag{47}\\
& I_{R M S-L 2}=I_{L 2} \sqrt{1+\frac{1}{3}\left(\frac{\Delta i_{L 2}}{I_{L 2}}\right)^{2}} \tag{48}
\end{align*}
$$

The losses in capacitors are usually very small, but they can also be calculated as their RMS current times their ESR. As shown in Figure 5, the current through capacitors has a trapezoidal and rectangular segment. To express the RMS current through the trapezoidal segment, it is convenient to define the maximum current (of the trapezoid) termed $I_{A u x 1}$ and the minimum current (of the trapezoid) termed $I_{A u x 2}$, as defined in (49) and (50), respectively.

$$
\begin{align*}
& I_{A u x 1}=I_{L 1}-I_{o}+\Delta i_{L 1}  \tag{49}\\
& I_{A u x 2}=I_{L 1}-I_{o}-\Delta i_{L 1} \tag{50}
\end{align*}
$$

The RMS current through capacitor C1 can be expressed as (51).

$$
\begin{equation*}
I_{R M S-C 1}=\sqrt{D \frac{1}{3}\left(I_{A u x 1^{2}}+I_{A u x 1} I_{A u x 2}+I_{A u x 2^{2}}\right)+(1-D) I_{o}} \tag{51}
\end{equation*}
$$

Similarly, to express the RMS current through $C_{2}$, it is convenient to define the maximum current (of the trapezoid) termed $I_{A u x 3}$ and the minimum current termed $I_{A u x 4}$, as defined in (52) and (53), respectively.

$$
\begin{align*}
& I_{A u x 3}=I_{L 2}-I_{o}+\Delta i_{L 2}  \tag{52}\\
& I_{A u x 4}=I_{L 2}-I_{o}-\Delta i_{L 2} \tag{53}
\end{align*}
$$

The RMS current through the capacitor can be expressed as (54).

$$
\begin{equation*}
I_{R M S-C 2}=\sqrt{D \frac{1}{3}\left(I_{A u x 3^{2}}+I_{A u x 3} I_{A u x 4}+I_{A u x 4^{2}}\right)+(1-D) I_{o}} \tag{54}
\end{equation*}
$$

The conduction losses of switches can also be calculated with their RMS current (square) times their on-resistance. When switches are closed, they drain the current through inductors, and their RMS current can be calculated as (55)-(58).

$$
\begin{gather*}
I_{R M S-S 1}=I_{L 1} \sqrt{D} \sqrt{1+\frac{1}{3}\left(\frac{\Delta i_{L 1}}{I_{L 1}}\right)^{2}}  \tag{55}\\
I_{R M S-S 2}=I_{L 2} \sqrt{D} \sqrt{1+\frac{1}{3}\left(\frac{\Delta i_{L 2}}{I_{L 2}}\right)^{2}}  \tag{56}\\
I_{R M S-S 1 n}=I_{L 1} \sqrt{1-D} \sqrt{1+\frac{1}{3}\left(\frac{\Delta i_{L 1}}{I_{L 1}}\right)^{2}}  \tag{57}\\
I_{R M S-S 2}=I_{L 2} \sqrt{1-D} \sqrt{1+\frac{1}{3}\left(\frac{\Delta i_{L 2}}{I_{L 2}}\right)^{2}} \tag{58}
\end{gather*}
$$

Switches $s_{1}$ and $s_{2}$ also have switching losses in both the turn-on and the turn-off transitions; their switching losses can be estimated with the triangular approximation.

$$
\begin{align*}
s_{1-s w L o s s} & =0.5 \Delta t_{o f f}\left(I_{L 1}+\Delta i_{L 1}\right)\left(V_{C 1}-\Delta v_{C 1}\right) f_{S} \cdots \\
& +0.5 \Delta t_{o n}\left(I_{L 1}-\Delta i_{L 1}\right)\left(V_{C 1}+\Delta v_{C 1}\right) f_{S}  \tag{59}\\
&  \tag{60}\\
s_{2-s w L o s s} & =0.5 \Delta t_{o f f}\left(I_{L 2}+\Delta i_{L 2}\right)\left(V_{C 2}-\Delta v_{C 2}\right) f_{S} \cdots \\
& +0.5 \Delta t_{o n}\left(I_{L 2}-\Delta i_{L 2}\right)\left(V_{C 2}+\Delta v_{C 2}\right) f_{S}
\end{align*}
$$

where $f_{S}$ is the transistor switching frequency. Those calculations are useful to determine the power losses in each element, as well as the efficiency of the converter.

The loss calculations were performed and are included in Section 6, along with the efficiency measured from the experimental prototype. The losses used for the calculated efficiency are shown in Table 1.

Table 1. Parameters.

| The Inductance of Inductors $L_{1}$ and $L_{1}$ | $\mathrm{~L}_{1}=\mathrm{L}_{2}=250 \mu \mathrm{H}$ |
| :---: | :---: |
| Inductors' ESR | $50 \mathrm{~m} \Omega$ |
| Capacitor $C_{1}$ and $C_{2}$ | $\mathrm{C}_{1}=\mathrm{C}_{2}=10 \mu \mathrm{~F}$ |
| Capacitors' ESR | $5 \mathrm{~m} \Omega$ |
| Switching Frequency $F_{S}$ | $\mathrm{~F}_{\mathrm{S}}=50 \mathrm{kHz}$ |
| Transistors' On-Resistance | $85 \mathrm{~m} \Omega$ |
| Transistors' On an Off time | 100 nS |
| Input Voltage $V_{g}$ | $\mathrm{~V}_{\mathrm{g}}=20 \mathrm{~V}$ |
| Duty Cycle $D$ | 0.66 |
| Output Power | 0 to 300 W |

## 4. Comparative Evaluation

This section compares a particular design with two converters: (i) the converter proposed in [9] and shown in Figure 1 and (ii) the proposed converter. This is useful for understanding the advantages of the proposed converter. For the comparison, a particular design with some specifications is solved with both converters, and the result is compared; the advantage of the proposed topology is that it requires less stored energy in the capacitors. The presented comparison can be validated with a computer simulation via commercial software such as Synopsys Saber, PLECS, and PSIM.

Converters have different numbers of capacitors, but we can establish equivalencies based on the stored energy. The proposed converter's main advantage is the capacitor's voltage rating, which reduces the stored energy. The energy stored in capacitors strongly depends on their size [14-16].

### 4.1. Specifications

The objective of this study was to design a converter fed with 20 V , which required stepping it up to 100 V . The switching frequency was set to 50 kHz . The peak-to-peak output voltage ripple specification was set to 3 V (1.5 volts peak), representing $3 \%$ of the output voltage. The specification was given as maximum values. Evidently, one may choose smaller capacitors, but they may not comply with the spec. The spec was tested at 100 W of output power ( $\mathrm{I}_{\mathrm{o}}=1 \mathrm{~A}$ ).

### 4.2. Solution to the Design

Figure 10 shows the solution to the design with the converter in [9]; this converter required a $4.44 \mu \mathrm{~F}$ capacitor to comply with the specified peak-to-peak ripple of 3 V ; we chose a commercial value of $5 \mu \mathrm{~F}$, which resulted in a peak-to-peak ripple of $2.6 \mathrm{~V}(1.3 \mathrm{~V}$ peak) and the storage of 25.7 mJ of energy. Figure 11 shows the solution to the design with the proposed converter. This converter required an $8.88 \mu \mathrm{~F}$ capacitor to comply with the specified peak-to-peak ripple of 3 V . We chose a commercial value of $10 \mu \mathrm{~F}$, resulting in a peak-to-peak ripple of 2.6 V (1.3 V peak). This matched both designs to the same output voltage ripple. The design with the proposed converter could store 16.9 mJ of energy. The stored energy in the capacitors led to a significant reduction. The proposed converter required only $65 \%$ of the stored energy in capacitors compared with the first solution.


Figure 10. Solution with the topology in [9].


Figure 11. Solution with the proposed topology.

## 5. Simulation Results

To corroborate the operation of the proposed converter, the converter was simulated in the software Synopsys Saber in a computer with an Intel i7 processor (11th Gen i7-1165G7 at 2.80 GHz ), 32 GB of RAM, and Windows 11 Pro ( 64 bits). Figure 12 shows the simulation schematics of the bidirectional (or synchronous rectified) version.

Table 2 shows the parameters of the simulation. According to equilibrium Equations (10)-(14), the output voltage was expected to be 100 V and the voltage across capacitors was equal to 40 V . In most step-up converters, there is an output capacitor rated to the output voltage ( 100 V in this case) since the volume of capacitors is proportional to their stored energy, and the stored energy is proportional to the square of their voltage rating. A reduction in the voltage rating is an advantage.


Figure 12. Schematic of the simulated converter.
Table 2. Parameters.

| Inductor $L_{1}$ and $L_{1}$ | $\mathrm{~L}_{1}=250 \mu \mathrm{H}, \mathrm{L}_{2}=250 \mu \mathrm{H}$ |
| :---: | :---: |
| Capacitor $C_{1}$ and $C_{2}$ | $\mathrm{C}_{1}=10 \mu \mathrm{~F}, \mathrm{C}_{2}=10 \mu \mathrm{~F}$ |
| Switching Frequency $F_{S}$ | $\mathrm{~F}_{\mathrm{S}}=50 \mathrm{kHz}$ |
| Input Voltage $V_{g}$ | $\mathrm{~V}_{\mathrm{g}}=20 \mathrm{~V}$ |
| Output Load Resistance $R$ | $\mathrm{R}=100 \Omega$ |

Figure 13 shows a comparison of the output voltage, around 100 V in this case, and the voltage across capacitors, around 40 V in this case.


Time (ms)
Figure 13. Output voltage and the voltage across capacitors.
Figure 14 shows a zoom into the output voltage. Two waveforms are shown in Figure 14 because, in this case, we included the version without synchronous rectification (only diodes for $s_{1 n}$ and $s_{2 n}$ ) (see Figure 2a) and the version with synchronous rectification (see Figure 2b). The real voltage was slightly smaller than 200 V due to the losses in devices (the simulation was performed considering non-ideal elements). Still, the synchronous rectification had a slightly lower voltage since the on-voltage on diodes was larger than the voltage drops in MOSFETS.


Figure 14. Zoom in the output voltage.

## 6. Experimental Results

A small prototype was built to demonstrate the principle of the proposed topology. The prototype was based on the Transphorm brand TDHB-65H070L-DC half-bridge (the Digi-Key part number is TDHB-65H070L-DC-ND), which is made of TP65H070L series GaN FETs. Figure 15 shows a diagram of the prototype, as well as the used capacitor and inductor types. The capacitors were the $10 \mu$ F EXH2E106HRPT from the Nichicon brand (their Digi-Key part number is 493-13827-ND), and the inductors were the $250 \mu \mathrm{H}$ ATCA-$08-251 \mathrm{M}-\mathrm{V}$ from the Abracon LLC brand (their Digi-Key part number is 535-13513-ND).


Figure 15. Experimental prototype diagram and main part photos.
To connect the GaN FETs boards, a Transphorm brand TDHBG1200DC100-KIT motherboard was used. Figure 16 shows a photo of the prototype connected to the test bench.


Figure 16. Experimental prototype photo.
Figure 17 shows the waveforms related to $L_{1}$, as in Figure 4, for a particular operating point in which the duty cycle $D=0.66$, the input voltage was around 20 V , the output voltage was around 100 V , and the output power was around 100 W .


Figure 17. Current and voltage in $L_{1}$, as well as the voltage across switch $s_{1}$.
Figure 18 was captured at the same operating conditions, but it shows the current through the two inductors (they had the same amplitude and shape). Figure 18 also shows the output voltage.

The top signal in Figure 17 is the current through an inductor $\left(L_{1}\right)$, and it looks like a DC plus a triangular waveform; it is shown at $2 \mathrm{~A} /$ div, and the triangular increased to slightly more than 1 A during the time in which its transistor ( $s_{1}$ ) was closed. The time lasted for $D / f_{S}\left(D=0.66\right.$ and $\left.f_{S}=50 \mathrm{kHz}\right)$, which was the time in which transistors were closed, and it turned out to be around $13.2 \mu \mathrm{~S}$. The oscillogram was captured at $10 \mu \mathrm{~S} / \mathrm{Div}$.

The voltage across the inductor is shown below the inductor current in Figure 17; when the switch was closed (which coincided with the positive slope in the inductor), the voltage across the inductor was the input voltage ( 20 V ); the inductor voltage was captured with a Tektronix P5200A voltage prove at $50 \mathrm{~V} / \mathrm{div}$. When the transistor was open, the voltage across the inductor was negative (which coincided with the negative slope in the inductor current). The inductor had the same voltage across the capacitor (but negative), which was around -40 V under these operating conditions.


Figure 18. Current through inductors, output voltage, and the voltage across $s_{1}$.
Finally, the voltage across the switch s1 at the bottom of Figure 17 in pink; it was almost zero when the switch was closed and $V_{g}+V_{C 1}$ when the switch was open; in these operating conditions, its value turned out to be around 60 V .

Figure 19 shows the efficiency measured for different operating conditions. The line in Figure 19 shows the calculated efficiency according to the procedure in Section 3. Points are measurements of the efficiency in particular operating conditions.


Figure 19. Calculated efficiency (line) and measured (points).

## 7. Conclusions

This paper introduces a transformer-less DC-DC converter topology that provides a high voltage gain without an extreme duty cycle. The main advantage of the proposed topology compared with other similar circuits is that capacitors are rated to a reduced voltage. Furthermore, the voltage among the ground input and output is not pulsating, and their synchronous rectified version can be synthesized with commercial, off-the-shelf transistors in half-bridge packages. Reducing the voltage rating in capacitors is advantageous since the physical size of capacitors depends on the stored electrical energy, which depends on the square of their voltage. The steady-state analysis of the proposed converter in the continuous conduction mode is presented along with their large-signal and linearized small-signal models. Future work will be dedicated to the study of their dynamics and control. The paper also presents a design procedure that includes the selection of capacitors and inductors and their maximum voltage and current values for an application example. For this particular design with specifications, the proposed converter required only $65 \%$ of
the stored energy in capacitors compared with a similar converter in the literature. Finally, the results from a computer-based simulation and from an experimental test bench verified the principle of the operation of the proposed converter. The experimental prototype was able to achieve a peak efficiency of over $96 \%$.

Author Contributions: J.C.R.-C. and J.E.V.-R. contributed to the conceptualization of the article from the power electronics point of view; S.O.-C. and J.R. contributed the methodology; J.C.M.-M. and M.R.-C. contributed the software, validation, and formal analysis; and A.V.-G. and J.C.R.-C. wrote the draft and manuscript preparation. All authors have read and agreed to the published version of the manuscript.

Funding: The authors would like to thank Universidad Panamericana for their support through the program "Fomento a la Investigación UP 2022" and project "Estudio de topologías de convertidores de cd-cd" UP-CI-2022-GDL-06-ING.

Data Availability Statement: Not applicable.
Acknowledgments: The authors would like to thank: Universidad Panamericana, Centro de Investigación y de Estudios Avanzados del Instituto Politécnico Nacional CINVESTAV del IPN, Tecnologico de Monterrey, and to The University of Sheffield.

Conflicts of Interest: The authors declare no conflict of interest.

## References

1. Erickson, R.W.; Maksimovic, D. Fundamentals of Power Electronics; Springer: New York, NY, USA, 2001.
2. Rashid, M. Power Electronics: Circuits, Devices and Applications, 3rd ed.; Prentice Hall: London, UK, 2004; p. 762.
3. Undeland, M.N.; Robbins, W.P.; Mohan, N. Power Electronics. In Converters, Applications, and Design, 3rd ed.; John Whiley \& Sons: Hoboken, NJ, USA, 1995; p. 763.
4. Reyes-Portillo, I.A.; Claudio-Sanchéz, A.; Morales-Saldaña, J.A.; Mina-Antonio, J.D.; Netzahuatl-Huerta, E.M.; Claudio-Pachecano, L.; Ponce-Silva, M.; Reyes-Sánchez, E. Study of the Effects of Current Imbalance in a Multiphase Buck Converter for Electric Vehicles. World Electr. Veh. J. 2022, 13, 88. [CrossRef]
5. Loera-Palomo, R.; Morales-Saldaña, J.A.; Rivero, M.; Álvarez-Macías, C.; Hernández-Jacobo, C.A. Noncascading Quadratic Buck-Boost Converter for Photovoltaic Applications. Micromachines 2021, 12, 984. [CrossRef] [PubMed]
6. López-Santos, O.; Varón, N.L.; Rosas-Caro, J.C.; Mayo-Maldonado, J.C.; Valdez-Reséndiz, J.E. Detailed Modeling of the Low Energy Storage Quadratic Boost Converter. In IEEE Transactions on Power Electronics; IEEE: Piscataway, NJ, USA, 2022; Volume 37, pp. 1885-1904.
7. Rosas-Caro, J.C.; Ramirez, J.M.; Peng, F.Z.; Valderrabano, A. A DC-DC multilevel boost converter. IET Power Electron. 2010, 3, 129-137. [CrossRef]
8. Lenk, R. Practical Design of Power Supplies; IEEE-Press: Piscataway, NJ, USA; Wiley-Interscience Publishers: Hoboken, NJ, USA, 2005.
9. Yang, L.S.; Liang, T.J.; Chen, J.F. Transformerless DC-DC Converters with High Step-Up Voltage Gain. IEEE Trans. Ind. Electron. 2009, 56, 3144-3152. [CrossRef]
10. Yang, L.; Liang, T. Analysis and Implementation of a Novel Bidirectional DC-DC Converter. IEEE Trans. Ind. Electron. 2012, 59, 422-434. [CrossRef]
11. Lin, X.; Wang, F.; Iu, H.H.C. A New Bridgeless High Step-up Voltage Gain PFC Converter with Reduced Conduction Losses and Low Voltage Stress. Energies 2018, 11, 2640. [CrossRef]
12. Liao, H.; Chen, Y.-T.; Chen, L.; Chen, J.-F. Development of a Bidirectional DC-DC Converter with Rapid Energy Bidirectional Transition Technology. Energies 2022, 15, 4583. [CrossRef]
13. Zhang, H.; Chen, Y.; Park, S.-J.; Kim, D.-H. A Family of Bidirectional DC-DC Converters for Battery Storage System with High Voltage Gain. Energies 2019, 12, 1289. [CrossRef]
14. Husev, O.; Shults, T.; Vinnikov, D.; Roncero-Clemente, C.; Romero-Cadaval, E.; Chub, A. Comprehensive Comparative Analysis of Impedance-Source Networks for DC and AC Application. Electronics 2019, 8, 405. [CrossRef]
15. Ponniran, A.B.; Orikawa, K.; Itoh, J. Minimum Flying Capacitor for N-Level Capacitor DC/DC Boost Converter. In IEEE Transactions on Industry Applications; IEEE: Piscataway, NJ, USA, 2016; Volume 52, pp. 3255-3266.
16. Lefevre, G.; Mollov, S.V. A Soft-Switched Asymmetric Flying-Capacitor Boost Converter With Synchronous Rectification. In IEEE Transactions on Power Electronics; IEEE: Piscataway, NJ, USA, 2016; Volume 31, pp. 2200-2212.
